Received: by 2002:a25:c205:0:0:0:0:0 with SMTP id s5csp1395446ybf; Thu, 27 Feb 2020 10:08:18 -0800 (PST) X-Google-Smtp-Source: APXvYqyN38ALqgMnFYhA451+w9NaYwmUJBiSra7PV/FFLiu/ABFzQNhVNRJiw4DYGKAhp4bDeI/q X-Received: by 2002:a05:6830:9a:: with SMTP id a26mr101016oto.273.1582826898021; Thu, 27 Feb 2020 10:08:18 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1582826898; cv=none; d=google.com; s=arc-20160816; b=Fu87D7BinnKX6QPe9wVKv+2E7cihr6TcoCubdJfsPz0ZaO+zewlnbjrA77NtAzYP2y ge5xwBzqS2XrBEnfmKaHZU/2uiAdRKTSDe/7P3sLgM4SFDyJgPcSBcSecc7v0Ijw8jfp wpcq96ZnrnndPS71hspEq7aS/tYR3W/GQJhNsTcNagKy6ZzeDYJ5mL/SrJ0on1TuIBY5 rRd2TaiOqXebt3oMw06A0gi+DCociV/aBnehT8RsVwsXv16pOZXSjIjfI5JrcTG7Su+j MvmBRCdOdTxIHfcvbBsHFJW57XkXTTTskCIXfuOeIxgtJmFSKzpqgq/wxORI3icF/MiD I34w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :organization:references:in-reply-to:message-id:subject:cc:to:from :date; bh=IpvbkPSD/xjLx3dl8Myzm5T3kguWWeplsdr+rLG2SXk=; b=n8m6ziz1SIQA5Wx+JYpYcBpXcmg9iiveBjs/aS+4nSkxhxCqyjzdf6uP82njqkxdef aJNXvu1vPkrq5iKLKxy2P+BMaelpi62l2MerlmeI2njcNsmqv4mvuoSt5QDnHIpf5XHX Y/cI3cNMMRRmt8O8wRBJ1Em7Pe9Ds3GlJb5H3K+ZZ8sj69AN4VZA18SdPgk1s1+2nqu8 gzdN1c6OQkTbVa0rh8JPUHKz3w6lW7fAt3iK2RGnVRBI82/qqkUBRBS+kPwH+xxEQBgQ VZ7awm2BrQt1zEoWx3wASRsSbW+CpKhm0tqY2jzqV6r/seo+lF6epGvsZuGxRmyLB06B NiNw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=collabora.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j22si151829oib.137.2020.02.27.10.08.04; Thu, 27 Feb 2020 10:08:18 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=collabora.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729599AbgB0SHf (ORCPT + 99 others); Thu, 27 Feb 2020 13:07:35 -0500 Received: from bhuna.collabora.co.uk ([46.235.227.227]:40740 "EHLO bhuna.collabora.co.uk" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729142AbgB0SHe (ORCPT ); Thu, 27 Feb 2020 13:07:34 -0500 Received: from localhost (unknown [IPv6:2a01:e0a:2c:6930:5cf4:84a1:2763:fe0d]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) (Authenticated sender: bbrezillon) by bhuna.collabora.co.uk (Postfix) with ESMTPSA id 7B24C2963D9; Thu, 27 Feb 2020 18:07:32 +0000 (GMT) Date: Thu, 27 Feb 2020 19:07:29 +0100 From: Boris Brezillon To: shiva.linuxworks@gmail.com Cc: Miquel Raynal , Richard Weinberger , Vignesh Raghavendra , Frieder Schrempf , Boris Brezillon , linux-mtd@lists.infradead.org, linux-kernel@vger.kernel.org, Shivamurthy Shastri Subject: Re: [PATCH v4 3/5] mtd: spinand: micron: identify SPI NAND device with Continuous Read mode Message-ID: <20200227190729.1c5e4fef@collabora.com> In-Reply-To: <20200206202206.14770-4-sshivamurthy@micron.com> References: <20200206202206.14770-1-sshivamurthy@micron.com> <20200206202206.14770-4-sshivamurthy@micron.com> Organization: Collabora X-Mailer: Claws Mail 3.17.4 (GTK+ 2.24.32; x86_64-redhat-linux-gnu) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, 6 Feb 2020 21:22:04 +0100 shiva.linuxworks@gmail.com wrote: > From: Shivamurthy Shastri > > Add SPINAND_HAS_CR_FEAT_BIT flag to identify the SPI NAND device with > the Continuous Read mode. > > Some of the Micron SPI NAND devices have the "Continuous Read" feature > enabled by default, which does not fit the subsystem needs. > > In this mode, the READ CACHE command doesn't require the starting column > address. The device always output the data starting from the first > column of the cache register, and once the end of the cache register > reached, the data output continues through the next page. With the > continuous read mode, it is possible to read out the entire block using > a single READ command, and once the end of the block reached, the output > pins become High-Z state. However, during this mode the read command > doesn't output the OOB area. > > Hence, we disable the feature at probe time. > > Signed-off-by: Shivamurthy Shastri > --- > drivers/mtd/nand/spi/micron.c | 16 ++++++++++++++++ > include/linux/mtd/spinand.h | 1 + > 2 files changed, 17 insertions(+) > > diff --git a/drivers/mtd/nand/spi/micron.c b/drivers/mtd/nand/spi/micron.c > index 5fd1f921ef12..a8e947609cd9 100644 > --- a/drivers/mtd/nand/spi/micron.c > +++ b/drivers/mtd/nand/spi/micron.c > @@ -18,6 +18,8 @@ > #define MICRON_STATUS_ECC_4TO6_BITFLIPS (3 << 4) > #define MICRON_STATUS_ECC_7TO8_BITFLIPS (5 << 4) > > +#define MICRON_CFG_CONTI_READ BIT(0) Let's try to use consistent names. The feature bit is SPINAND_HAS_CR_FEAT_BIT, so maybe MICRON_CFG_CR. BTW, is this really a micron-specific bit? > + > static SPINAND_OP_VARIANTS(read_cache_variants, > SPINAND_PAGE_READ_FROM_CACHE_QUADIO_OP(0, 2, NULL, 0), > SPINAND_PAGE_READ_FROM_CACHE_X4_OP(0, 1, NULL, 0), > @@ -153,8 +155,22 @@ static int micron_spinand_detect(struct spinand_device *spinand) > return 1; > } > > +static int micron_spinand_init(struct spinand_device *spinand) > +{ > + /* > + * M70A device series enable Continuous Read feature at Power-up, > + * which is not supported. Disable this bit to avoid any possible > + * failure. > + */ > + if (spinand->flags == SPINAND_HAS_CR_FEAT_BIT) if (spinand->flags & SPINAND_HAS_CR_FEAT_BIT) > + return spinand_upd_cfg(spinand, MICRON_CFG_CONTI_READ, 0); > + > + return 0; > +} > + > static const struct spinand_manufacturer_ops micron_spinand_manuf_ops = { > .detect = micron_spinand_detect, > + .init = micron_spinand_init, > }; > > const struct spinand_manufacturer micron_spinand_manufacturer = { > diff --git a/include/linux/mtd/spinand.h b/include/linux/mtd/spinand.h > index 4ea558bd3c46..333149b2855f 100644 > --- a/include/linux/mtd/spinand.h > +++ b/include/linux/mtd/spinand.h > @@ -270,6 +270,7 @@ struct spinand_ecc_info { > }; > > #define SPINAND_HAS_QE_BIT BIT(0) > +#define SPINAND_HAS_CR_FEAT_BIT BIT(1) > > /** > * struct spinand_info - Structure used to describe SPI NAND chips