Received: by 2002:a25:c205:0:0:0:0:0 with SMTP id s5csp3280429ybf; Tue, 3 Mar 2020 03:04:23 -0800 (PST) X-Google-Smtp-Source: ADFU+vurG6EGWPiYB2b7WEkVH6/OUYmOqwxwR/NmDL3OHpSg3fNeUuLBpmJke8w6V4K0zIXlLA6w X-Received: by 2002:a9d:46e:: with SMTP id 101mr2902874otc.11.1583233463754; Tue, 03 Mar 2020 03:04:23 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1583233463; cv=none; d=google.com; s=arc-20160816; b=UOT62ZQHVHvpMaendKQS1DRxwRetSopwm1yLyu+hnjBon7waKug+RYkQHsv4VXZ6y4 JsNSZFvREBgIZAPrayHjJftRnPxWijp2a7/E53LaSZKb+EDAXIjR3CcVGxUO/Us0ht+P KxCJlYyxfjtKMQx8SWHhnPYhBfCr12fkvFz8M0MIE9u7DPzND7gjlyy+mOC5QVrLsAgE rQtPyZirY2rOStVBrU3xyy58Ete7933JGvqTV6sAviOT7/zprLB9uCEGGXp3VJvVlCz8 16GH/2gmRg6BjIygiMZIAFzJntmLu0S9CzA6nC3p6dr7xkGj/Z8vRj6UIGrc7zlUOEsv dd1Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=QN0NY3MVOGMOzC8lc5uibWFT7+dfdKa3dr3Xgg4WQ2g=; b=ccpPmFxUiPD3o4QSqTvKJ1iwsF/Rt+Gjnyr8MvgJo9M9yVYwKI9uDnI8niCrqil0km ssYNfgIU9QqHH0qqr5SVyzdYVNr8unLe86MkW8Op8K6Y1zngqY9dOZYaD6BECIn1nIPu C2tUzhJr6miaMi2GNsr8Naf8PuCR2bJ0baXMJB+o1s0y5VREsSqmjcWmWKVfKBifJdr0 kLsx7t/zu+Wds8if0GZF0m+EdxvsAkRJyOHLZSsCBwsFa9u7DSa8QG0YanJjzcC1AWOv gu1BMuTStIx+MFrVersIzTK3ccjlvLcjCXQXVZl3e2tvnDqtBpVyghPM7FW8f64TdGcJ 7Ctw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=Xyp4SzhT; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id r6si7893950otp.220.2020.03.03.03.04.11; Tue, 03 Mar 2020 03:04:23 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=Xyp4SzhT; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728880AbgCCKyd (ORCPT + 99 others); Tue, 3 Mar 2020 05:54:33 -0500 Received: from hqnvemgate26.nvidia.com ([216.228.121.65]:1708 "EHLO hqnvemgate26.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727993AbgCCKyc (ORCPT ); Tue, 3 Mar 2020 05:54:32 -0500 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate26.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Tue, 03 Mar 2020 02:54:18 -0800 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Tue, 03 Mar 2020 02:54:31 -0800 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Tue, 03 Mar 2020 02:54:31 -0800 Received: from HQMAIL105.nvidia.com (172.20.187.12) by HQMAIL111.nvidia.com (172.20.187.18) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Tue, 3 Mar 2020 10:54:31 +0000 Received: from hqnvemgw03.nvidia.com (10.124.88.68) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Tue, 3 Mar 2020 10:54:31 +0000 Received: from vidyas-desktop.nvidia.com (Not Verified[10.24.37.38]) by hqnvemgw03.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Tue, 03 Mar 2020 02:54:31 -0800 From: Vidya Sagar To: , , , , , CC: , , , , , , , , , , Subject: [PATCH V4 1/5] soc/tegra: bpmp: Update ABI header Date: Tue, 3 Mar 2020 16:24:14 +0530 Message-ID: <20200303105418.2840-2-vidyas@nvidia.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20200303105418.2840-1-vidyas@nvidia.com> References: <20200303105418.2840-1-vidyas@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1583232858; bh=QN0NY3MVOGMOzC8lc5uibWFT7+dfdKa3dr3Xgg4WQ2g=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=Xyp4SzhTvTWIzuMutWRpObLrpO87/4ZcvwhY4i1tvdgIreLOTX/41TFTIv+YiZJnw 79gVVNAgtkUevTNLqLa5lFONu8/GS/sfmyf09fo01udC+bk1ewMo85qg+eKSYfrSo8 4WP7hS4Nak+iV0pocvYOHnmwbdwIxSbxdt1EkLpXfN8DP7bHmGk6eVSuyRPKRAHrRw iNGjYBipihOpztR76aEIWP9lsgxLR5hcDKlM0Bvg9bpie9hQaf+FhXKwq6vvaytJRn YoqBUm4D9H86vN7TmrUW0whhYR8lhdwqMtS84v7uz44v7zo3wW0pDOALb+r6qLHBkS DqI1w+krY1NvA== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Update the firmware header to support uninitialization of UPHY PLL when the PCIe controller is operating in endpoint mode and host cuts the PCIe reference clock. Signed-off-by: Vidya Sagar Acked-by: Thierry Reding --- V4: * None V3: * Added Acked-by: Thierry Reding V2: * Changed Copyright year from 2019 to 2020 include/soc/tegra/bpmp-abi.h | 10 +++++++++- 1 file changed, 9 insertions(+), 1 deletion(-) diff --git a/include/soc/tegra/bpmp-abi.h b/include/soc/tegra/bpmp-abi.h index cac6f610b3fe..8f8e73e5cd45 100644 --- a/include/soc/tegra/bpmp-abi.h +++ b/include/soc/tegra/bpmp-abi.h @@ -1,6 +1,6 @@ /* SPDX-License-Identifier: GPL-2.0-only */ /* - * Copyright (c) 2014-2018, NVIDIA CORPORATION. All rights reserved. + * Copyright (c) 2014-2020, NVIDIA CORPORATION. All rights reserved. */ #ifndef _ABI_BPMP_ABI_H_ @@ -2119,6 +2119,7 @@ enum { CMD_UPHY_PCIE_LANE_MARGIN_STATUS = 2, CMD_UPHY_PCIE_EP_CONTROLLER_PLL_INIT = 3, CMD_UPHY_PCIE_CONTROLLER_STATE = 4, + CMD_UPHY_PCIE_EP_CONTROLLER_PLL_OFF = 5, CMD_UPHY_MAX, }; @@ -2151,6 +2152,11 @@ struct cmd_uphy_pcie_controller_state_request { uint8_t enable; } __ABI_PACKED; +struct cmd_uphy_ep_controller_pll_off_request { + /** @brief EP controller number, valid: 0, 4, 5 */ + uint8_t ep_controller; +} __ABI_PACKED; + /** * @ingroup UPHY * @brief Request with #MRQ_UPHY @@ -2165,6 +2171,7 @@ struct cmd_uphy_pcie_controller_state_request { * |CMD_UPHY_PCIE_LANE_MARGIN_STATUS | | * |CMD_UPHY_PCIE_EP_CONTROLLER_PLL_INIT |cmd_uphy_ep_controller_pll_init_request | * |CMD_UPHY_PCIE_CONTROLLER_STATE |cmd_uphy_pcie_controller_state_request | + * |CMD_UPHY_PCIE_EP_CONTROLLER_PLL_OFF |cmd_uphy_ep_controller_pll_off_request | * */ @@ -2178,6 +2185,7 @@ struct mrq_uphy_request { struct cmd_uphy_margin_control_request uphy_set_margin_control; struct cmd_uphy_ep_controller_pll_init_request ep_ctrlr_pll_init; struct cmd_uphy_pcie_controller_state_request controller_state; + struct cmd_uphy_ep_controller_pll_off_request ep_ctrlr_pll_off; } __UNION_ANON; } __ABI_PACKED; -- 2.17.1