Received: by 2002:a25:c205:0:0:0:0:0 with SMTP id s5csp3651559ybf; Tue, 3 Mar 2020 09:49:04 -0800 (PST) X-Google-Smtp-Source: ADFU+vuH2PqOgKMqPAKmEDicqN2JbuDXAq9A0rWo7/ZPhUcVmmxBfEr5fKNH9zvLnis7X4n1+8kA X-Received: by 2002:aca:c1c2:: with SMTP id r185mr3348840oif.19.1583257744759; Tue, 03 Mar 2020 09:49:04 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1583257744; cv=none; d=google.com; s=arc-20160816; b=Hx//HCQfAy30ega/qHxsZJyK/kUgkda0YXOKsPnJ7MXIjHJNTK15l2fYCZL41Dc5wx 9aZnXdIwJVKxotLrX7QEnXsZS9b5pBKpVkPzPPkkVdk8XVgeWzjNxECs21zck7o699jS By8T6pybaXcinMiQ1Jq20ZziaFjJfyclAudp5FyKvz+3mTYjG6okeEl8Lk4ol9UjZxwD GTTS5XM6yDyytOfaFgJJwB1aHMJ39OUVJ4gXVzVQh4kOAnIuIxamxYLAa4ojxp9uqVNo XqD2p3plYI3wa9+ApWqKjapEG6emUcLfMqhYblmYUb9rl7ol7rHC4gwlp1Lh+vuoBvqx kypA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=sqfOyegIObe7wmoaGq3MuKcsnR6bhkro16R7Mjar7l4=; b=ZuhKgd3gxHnWItbK20cvX8tS/TXZVudLnF0DeHQHlYxSfi7JJuRXrLtQSpEdJl1RGr 0FbhesCLv3rEO8QiG68CQDUDS+/xtF2+AA1J8xqdII5brBA/A8I+xYSenKAyKbSWPjyd xiuoxUbHJyXl8Z7dA/K6XHd/r5JvXHVTPGBAiZ4EYWhiEGNd3PqB7PgPbu5MfjuIym2Y m6v9NzMRT1AjvCiHSEOSypQIZ+7pOgQbpsL0tM8o7kMH3zuwlIIKkR5UA6qv2zSDreGQ Qu86/xwQK2iEaVRjkwTascvBDorWht2BKcc0rOiSsWA4rNUlmAeg5ZiqwO+5d20UkYss Oc9w== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=n5XKfGz7; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id c15si3949517otr.206.2020.03.03.09.48.52; Tue, 03 Mar 2020 09:49:04 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=n5XKfGz7; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731113AbgCCRqT (ORCPT + 99 others); Tue, 3 Mar 2020 12:46:19 -0500 Received: from mail.kernel.org ([198.145.29.99]:52810 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731107AbgCCRqT (ORCPT ); Tue, 3 Mar 2020 12:46:19 -0500 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id CD5A8208C3; Tue, 3 Mar 2020 17:46:17 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1583257578; bh=asF50YmxmVvBTjjxslIoZh8Ys9XKNKByc/zswz4yy1o=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=n5XKfGz7jSGG34p5N6yGaIMDSYveKnOeL+bWx4By6GIgyMbjlYvtUFh8mVCndQ77r /uP2/rWHDprz/fD4jgSUSXaam63YC7n4iiS3C3H1UOTSKStJ1FqQ9eUvQfO9p6jaIb n/71SvwWjDUC5YnsbV2dS3B6k2595dWoDgAL4D7o= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Isabel Zhang , Eric Yang , Bhawanpreet Lakha , Alex Deucher , Sasha Levin Subject: [PATCH 5.5 049/176] drm/amd/display: Add initialitions for PLL2 clock source Date: Tue, 3 Mar 2020 18:41:53 +0100 Message-Id: <20200303174310.216405809@linuxfoundation.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20200303174304.593872177@linuxfoundation.org> References: <20200303174304.593872177@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Isabel Zhang [ Upstream commit c134c3cabae46a56ab2e1f5e5fa49405e1758838 ] [Why] Starting from 14nm, the PLL is built into the PHY and the PLL is mapped to PHY on 1 to 1 basis. In the code, the DP port is mapped to a PLL that was not initialized. This causes DP to HDMI dongle to not light up the display. [How] Initializations added for PLL2 when creating resources. Signed-off-by: Isabel Zhang Reviewed-by: Eric Yang Acked-by: Bhawanpreet Lakha Signed-off-by: Alex Deucher Signed-off-by: Sasha Levin --- drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c | 6 ++++++ 1 file changed, 6 insertions(+) diff --git a/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c b/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c index 83cda43a1b6b3..77741b18c85b0 100644 --- a/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c +++ b/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c @@ -57,6 +57,7 @@ #include "dcn20/dcn20_dccg.h" #include "dcn21_hubbub.h" #include "dcn10/dcn10_resource.h" +#include "dce110/dce110_resource.h" #include "dcn20/dcn20_dwb.h" #include "dcn20/dcn20_mmhubbub.h" @@ -867,6 +868,7 @@ static const struct dc_debug_options debug_defaults_diags = { enum dcn20_clk_src_array_id { DCN20_CLK_SRC_PLL0, DCN20_CLK_SRC_PLL1, + DCN20_CLK_SRC_PLL2, DCN20_CLK_SRC_TOTAL_DCN21 }; @@ -1730,6 +1732,10 @@ static bool construct( dcn21_clock_source_create(ctx, ctx->dc_bios, CLOCK_SOURCE_COMBO_PHY_PLL1, &clk_src_regs[1], false); + pool->base.clock_sources[DCN20_CLK_SRC_PLL2] = + dcn21_clock_source_create(ctx, ctx->dc_bios, + CLOCK_SOURCE_COMBO_PHY_PLL2, + &clk_src_regs[2], false); pool->base.clk_src_count = DCN20_CLK_SRC_TOTAL_DCN21; -- 2.20.1