Received: by 2002:a17:90a:9307:0:0:0:0 with SMTP id p7csp3963782pjo; Tue, 3 Mar 2020 10:10:49 -0800 (PST) X-Google-Smtp-Source: ADFU+vvDfO+dRRDVGFFfyWW1OYCLjMmi+4VxQK8LYme5ux/2r0OOlufNIsBVn1A4aTtOrv4aGsg1 X-Received: by 2002:a9d:6e85:: with SMTP id a5mr4102695otr.89.1583259049257; Tue, 03 Mar 2020 10:10:49 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1583259049; cv=none; d=google.com; s=arc-20160816; b=gbuap8PsKUVCJQqQnS3cb9exMqe2xuqt+KFLUq7akiPmn1HJND6rIU+Te8PmNIu7Vl uylcrwwnKYv/eijqDz5caE3m1BfpQb7WxC07Z6psLf9Chgni/hd9vEiyPog2sec6h/30 kV0wLlidTr+vrG6xVxJ/Pb5anXBeNNjZME4hMv531rWvKvNkOdDtCG9vbJBkyLMnfXWf nerzarkU1RyQ4yEmXhklVyCiLJP6Gzg+nZWGRF71BRwod0Y1Yu25qmbmjzIgPpPwyG6w ucXUeTPpbqj96mZsEI1gWrPFJcSWL2eUPoEdIS1+yofkYPOMM3AGSc2Mq9+kxhrqIJ2e 0K3Q== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=+IR5iT9BcOpWkkyEVVQ/g5wtErUf6+9kR/01xBD23tE=; b=gv6/darLR+vuMl3T3TiSd3fHJYy4sVS1VbOJAQmDIZqWaloRI7BnvpX7Ft/Qyk6opj W5rmACxgugBr2PIAxWXaxZNCBQgqaG2Uy5+NFlrQLCCeg6si1y2nQfwu1yORJiag/Z+d mTeRqDm1mJQ6m5fG1Y4C5AD/2pFtqTmbGHRBS0rqgw7+KKlTP7sHrqS3dF1Ls8F4BGky 0SGy956z26aNYWn/P2A2RppFvBf+gMe2CnveNEyRrRb2eHJte/63B1bEhrNlzO5wPICx sE+IuxRKOZBqr5Sl2TL20c/48rvO0ujdX2IK79ocs03pirLD2Y5AsFd4miOAUGpyyA0T NhNw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=OchWDomY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g35si1670282otg.32.2020.03.03.10.10.37; Tue, 03 Mar 2020 10:10:49 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=OchWDomY; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732008AbgCCRvh (ORCPT + 99 others); Tue, 3 Mar 2020 12:51:37 -0500 Received: from mail.kernel.org ([198.145.29.99]:59692 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731511AbgCCRvf (ORCPT ); Tue, 3 Mar 2020 12:51:35 -0500 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id D962820728; Tue, 3 Mar 2020 17:51:33 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1583257894; bh=TWaHQuaX+udslyLnLdBDaWL8PltVKCSg+RqVLp2g4R8=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=OchWDomYLscnVZNWQHHKP3rDG+Vu18ic93epn4Tfjq9RMjTuZe5U1R2SprX9PrkKM 3f1NW5B+eZniHz3vVTp1DzzUA6x6On++LzyhnU8DqbOSrJiI1xjsaE9O17VUTpdOG/ EJzVfE27QFDxEsXzVe8hWKqzF2bFGHd7wx90x6sw= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Sean Christopherson , Tom Lendacky , Paolo Bonzini Subject: [PATCH 5.5 141/176] KVM: SVM: Override default MMIO mask if memory encryption is enabled Date: Tue, 3 Mar 2020 18:43:25 +0100 Message-Id: <20200303174321.097546108@linuxfoundation.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20200303174304.593872177@linuxfoundation.org> References: <20200303174304.593872177@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Tom Lendacky commit 52918ed5fcf05d97d257f4131e19479da18f5d16 upstream. The KVM MMIO support uses bit 51 as the reserved bit to cause nested page faults when a guest performs MMIO. The AMD memory encryption support uses a CPUID function to define the encryption bit position. Given this, it is possible that these bits can conflict. Use svm_hardware_setup() to override the MMIO mask if memory encryption support is enabled. Various checks are performed to ensure that the mask is properly defined and rsvd_bits() is used to generate the new mask (as was done prior to the change that necessitated this patch). Fixes: 28a1f3ac1d0c ("kvm: x86: Set highest physical address bits in non-present/reserved SPTEs") Suggested-by: Sean Christopherson Reviewed-by: Sean Christopherson Signed-off-by: Tom Lendacky Signed-off-by: Paolo Bonzini Signed-off-by: Greg Kroah-Hartman --- arch/x86/kvm/svm.c | 43 +++++++++++++++++++++++++++++++++++++++++++ 1 file changed, 43 insertions(+) --- a/arch/x86/kvm/svm.c +++ b/arch/x86/kvm/svm.c @@ -1307,6 +1307,47 @@ static void shrink_ple_window(struct kvm } } +/* + * The default MMIO mask is a single bit (excluding the present bit), + * which could conflict with the memory encryption bit. Check for + * memory encryption support and override the default MMIO mask if + * memory encryption is enabled. + */ +static __init void svm_adjust_mmio_mask(void) +{ + unsigned int enc_bit, mask_bit; + u64 msr, mask; + + /* If there is no memory encryption support, use existing mask */ + if (cpuid_eax(0x80000000) < 0x8000001f) + return; + + /* If memory encryption is not enabled, use existing mask */ + rdmsrl(MSR_K8_SYSCFG, msr); + if (!(msr & MSR_K8_SYSCFG_MEM_ENCRYPT)) + return; + + enc_bit = cpuid_ebx(0x8000001f) & 0x3f; + mask_bit = boot_cpu_data.x86_phys_bits; + + /* Increment the mask bit if it is the same as the encryption bit */ + if (enc_bit == mask_bit) + mask_bit++; + + /* + * If the mask bit location is below 52, then some bits above the + * physical addressing limit will always be reserved, so use the + * rsvd_bits() function to generate the mask. This mask, along with + * the present bit, will be used to generate a page fault with + * PFER.RSV = 1. + * + * If the mask bit location is 52 (or above), then clear the mask. + */ + mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0; + + kvm_mmu_set_mmio_spte_mask(mask, mask, PT_WRITABLE_MASK | PT_USER_MASK); +} + static __init int svm_hardware_setup(void) { int cpu; @@ -1361,6 +1402,8 @@ static __init int svm_hardware_setup(voi } } + svm_adjust_mmio_mask(); + for_each_possible_cpu(cpu) { r = svm_cpu_init(cpu); if (r)