Received: by 2002:a17:90a:9307:0:0:0:0 with SMTP id p7csp3966996pjo; Tue, 3 Mar 2020 10:14:05 -0800 (PST) X-Google-Smtp-Source: ADFU+vuaeuxOeFMRA6STTufYBjfLgbIQmIwNGKsMLsSd68T+8SRjXIyRkJrkNCV5hm9BKjym1YLc X-Received: by 2002:aca:c4d6:: with SMTP id u205mr3326120oif.113.1583259245750; Tue, 03 Mar 2020 10:14:05 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1583259245; cv=none; d=google.com; s=arc-20160816; b=cb+7DYVoFLNwghECNYfRYm5rI8O9UZxkE/f0TIwFHCuXIz8iTF5M9F0Va2BwfybOhZ FFKlh6XAjZ6rqfsNDRaThIXKeHlarkG65UdrkzlP7LCJz/85bmKC5YIulldPquV07lB2 QrA+5hsHmXuswBdFiLhGp1ApB2vA/Njy8fqfWnAdxS7jBKMrpsqYmj/o7rcR7fw6G6MH kI8hxyQaBj4o2DL+ZNGRGWrBChCwExITaaXZhwk8SQI0LRKrd/roHZxJaaPGpDS8LHEW hlOCepXTK6zMMxGoNm5THEjYLULIjVmRc3aXUpnPCX/E0doOz2Nbz7VP70xQ1biE4elo 6new== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=6xf5FyL4eqcrvEltoCmIDz2Ee5wq4V9OL+oYJOBw7jc=; b=ueXsy/4EkTvLRCbwX9Da75qUWrhK6MLm2CoB8UOML9jctM+v2OVSyLwcawQhD7oegb OcIK6K1PSuZIo/xVFiFNX+T/vBRw5AW9wyd1scc9N++SeQknNMvItB87Ws+UZJO5DPxN i6LbUNXtFQ+swxJtwAbII3ew4XjQ2WwnQMgwAs50a59SVN4pWqSE41DSWyjX72mhksJa I/LXA3aI5z9j1APQWR3+DyOi0CjbusismLkhswNoa0FM0y+k2AfLLa79GXlzMXiIpqAt +ro8iGeMq15JnHkSfPBPMPNKi76QuSE/+qjqoUpMeUIZDi/A+PnR1bvReQs5MrMzk4Hp umuw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=wzePPiwD; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 12si8251760oir.69.2020.03.03.10.13.54; Tue, 03 Mar 2020 10:14:05 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=wzePPiwD; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729947AbgCCRsf (ORCPT + 99 others); Tue, 3 Mar 2020 12:48:35 -0500 Received: from mail.kernel.org ([198.145.29.99]:55674 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731522AbgCCRsc (ORCPT ); Tue, 3 Mar 2020 12:48:32 -0500 Received: from localhost (83-86-89-107.cable.dynamic.v4.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 48AFB214DB; Tue, 3 Mar 2020 17:48:30 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1583257710; bh=RT8k7oH6EC+25L6UM2op71QHRy3yxsAYGAHgVFgIIf4=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=wzePPiwDieN1KXgH/9qz95Km27n5xTr0OuVUw3Y0MnW20VzIRxSoZVf6C9Pe7Jo3H ukpKrwVuCyC771Gu0cPLYXpJ83JHg9d4QQEzuzxwP1+yYgc7qIeqN1i1/JHCeu0RtC fhrsApHAsUhej/Cg0/K0+K9fbFcoBWnGsSX9v91o= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Alex Deucher , Shirish S Subject: [PATCH 5.5 099/176] amdgpu/gmc_v9: save/restore sdpif regs during S3 Date: Tue, 3 Mar 2020 18:42:43 +0100 Message-Id: <20200303174316.291399930@linuxfoundation.org> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20200303174304.593872177@linuxfoundation.org> References: <20200303174304.593872177@linuxfoundation.org> User-Agent: quilt/0.66 MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Shirish S commit a3ed353cf8015ba84a0407a5dc3ffee038166ab0 upstream. fixes S3 issue with IOMMU + S/G enabled @ 64M VRAM. Suggested-by: Alex Deucher Signed-off-by: Shirish S Reviewed-by: Alex Deucher Signed-off-by: Alex Deucher Cc: stable@vger.kernel.org Signed-off-by: Greg Kroah-Hartman --- drivers/gpu/drm/amd/amdgpu/amdgpu_gmc.h | 1 drivers/gpu/drm/amd/amdgpu/gmc_v9_0.c | 37 ++++++++++++- drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h | 2 3 files changed, 39 insertions(+), 1 deletion(-) --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_gmc.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_gmc.h @@ -192,6 +192,7 @@ struct amdgpu_gmc { uint32_t srbm_soft_reset; bool prt_warning; uint64_t stolen_size; + uint32_t sdpif_register; /* apertures */ u64 shared_aperture_start; u64 shared_aperture_end; --- a/drivers/gpu/drm/amd/amdgpu/gmc_v9_0.c +++ b/drivers/gpu/drm/amd/amdgpu/gmc_v9_0.c @@ -1204,6 +1204,19 @@ static void gmc_v9_0_init_golden_registe } /** + * gmc_v9_0_restore_registers - restores regs + * + * @adev: amdgpu_device pointer + * + * This restores register values, saved at suspend. + */ +static void gmc_v9_0_restore_registers(struct amdgpu_device *adev) +{ + if (adev->asic_type == CHIP_RAVEN) + WREG32(mmDCHUBBUB_SDPIF_MMIO_CNTRL_0, adev->gmc.sdpif_register); +} + +/** * gmc_v9_0_gart_enable - gart enable * * @adev: amdgpu_device pointer @@ -1308,6 +1321,20 @@ static int gmc_v9_0_hw_init(void *handle } /** + * gmc_v9_0_save_registers - saves regs + * + * @adev: amdgpu_device pointer + * + * This saves potential register values that should be + * restored upon resume + */ +static void gmc_v9_0_save_registers(struct amdgpu_device *adev) +{ + if (adev->asic_type == CHIP_RAVEN) + adev->gmc.sdpif_register = RREG32(mmDCHUBBUB_SDPIF_MMIO_CNTRL_0); +} + +/** * gmc_v9_0_gart_disable - gart disable * * @adev: amdgpu_device pointer @@ -1343,9 +1370,16 @@ static int gmc_v9_0_hw_fini(void *handle static int gmc_v9_0_suspend(void *handle) { + int r; struct amdgpu_device *adev = (struct amdgpu_device *)handle; - return gmc_v9_0_hw_fini(adev); + r = gmc_v9_0_hw_fini(adev); + if (r) + return r; + + gmc_v9_0_save_registers(adev); + + return 0; } static int gmc_v9_0_resume(void *handle) @@ -1353,6 +1387,7 @@ static int gmc_v9_0_resume(void *handle) int r; struct amdgpu_device *adev = (struct amdgpu_device *)handle; + gmc_v9_0_restore_registers(adev); r = gmc_v9_0_hw_init(adev); if (r) return r; --- a/drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h +++ b/drivers/gpu/drm/amd/include/asic_reg/dce/dce_12_0_offset.h @@ -7376,6 +7376,8 @@ #define mmCRTC4_CRTC_DRR_CONTROL 0x0f3e #define mmCRTC4_CRTC_DRR_CONTROL_BASE_IDX 2 +#define mmDCHUBBUB_SDPIF_MMIO_CNTRL_0 0x395d +#define mmDCHUBBUB_SDPIF_MMIO_CNTRL_0_BASE_IDX 2 // addressBlock: dce_dc_fmt4_dispdec // base address: 0x2000