Received: by 2002:a25:c205:0:0:0:0:0 with SMTP id s5csp6556186ybf; Thu, 5 Mar 2020 23:43:03 -0800 (PST) X-Google-Smtp-Source: ADFU+vsNfirmuO/un9C1JsHYmFq7pK+HRjeXpDUARdhIMhay62esVQ790nAi2ttwwCozuRt1E1UQ X-Received: by 2002:a05:6830:1d6e:: with SMTP id l14mr1457006oti.32.1583480582995; Thu, 05 Mar 2020 23:43:02 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1583480582; cv=none; d=google.com; s=arc-20160816; b=n600msTYdDgNxUJj8wEbH6fE670uvZ+SrfZhOTDJtVTv2c1WCsqznKrrawE6S9xfp1 SzORWglehJ9pcMbp50bPC8WY93I13SpCJnF2gWEXyrCXGBCFyAXNKGBgRox1yLuDUBTN e5VDgoqGnF/si2D/ofxrRUeom0mHvICHFyIkqTtpyzARt+Sftbu2y9zhrjJrFoxhdV6s lv1BDnrIZesU6L/8tUbQ5MBEdJhri0Zkd3/9qQ7v6pVx9PuVkiGAbG4xpwiUgjMUQbYn +A+pe4Yck3cjYWzQMpBk8yOa148k1773gH+3/jzORjPlAgpsI9LZ9HqYWRgfXU5dGdlp Ju7A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-transfer-encoding:content-disposition:mime-version :references:message-id:subject:cc:to:from:date; bh=Wi0bHSNCzW8lyAkq8Don52ECs3sl5kpWlZAokKTsnh4=; b=0yBa1pjzD02opYAyZ4MiMDKYpHRoUapORCG82nZpDfmIVadDFt8VYxalTLvNbIqYvh e0cIacVlLQxPAMqp3KSenze4Cr15uaXeR7rfW2P0vQlQDPV0zejGpGx1cJdVs4wBQJd1 WvUGmOZu3S5ydjrhJUxx0dgUtvxs/gy5qLp0ml3EtIokEbgdniTZ+uWMLTkjGMW5gODU 2jS9Yl7nIJhRlcJJ++XeCOnfQtZABtNEARntH1KI6Z69Q4CKoDttShKdfCNvkCxlRUSX 2ABwnHbXYZZgZ+r30eqitvSpSX4C55++wv8qvhBhS9809NZA9avs7Hjvc1zwNA3i31Is cHcQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g72si934173oib.177.2020.03.05.23.42.51; Thu, 05 Mar 2020 23:43:02 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1725927AbgCFHlq (ORCPT + 99 others); Fri, 6 Mar 2020 02:41:46 -0500 Received: from metis.ext.pengutronix.de ([85.220.165.71]:52289 "EHLO metis.ext.pengutronix.de" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725855AbgCFHlq (ORCPT ); Fri, 6 Mar 2020 02:41:46 -0500 Received: from pty.hi.pengutronix.de ([2001:67c:670:100:1d::c5]) by metis.ext.pengutronix.de with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.92) (envelope-from ) id 1jA7c6-0000Vx-G3; Fri, 06 Mar 2020 08:41:42 +0100 Received: from ukl by pty.hi.pengutronix.de with local (Exim 4.89) (envelope-from ) id 1jA7c4-0004F5-4R; Fri, 06 Mar 2020 08:41:40 +0100 Date: Fri, 6 Mar 2020 08:41:40 +0100 From: Uwe =?iso-8859-1?Q?Kleine-K=F6nig?= To: Sam Shih Cc: Thierry Reding , Matthias Brugger , John Crispin , linux-pwm@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-mediatek@lists.infradead.org Subject: Re: [PATCH v2 1/1] pwm: mediatek: add longer period support Message-ID: <20200306074140.6oyxk6cn7m4qg25f@pengutronix.de> References: <1583230755-25986-1-git-send-email-sam.shih@mediatek.com> <1583230755-25986-2-git-send-email-sam.shih@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain; charset=iso-8859-1 Content-Disposition: inline Content-Transfer-Encoding: 8bit In-Reply-To: <1583230755-25986-2-git-send-email-sam.shih@mediatek.com> User-Agent: NeoMutt/20170113 (1.7.2) X-SA-Exim-Connect-IP: 2001:67c:670:100:1d::c5 X-SA-Exim-Mail-From: ukl@pengutronix.de X-SA-Exim-Scanned: No (on metis.ext.pengutronix.de); SAEximRunCond expanded to false X-PTX-Original-Recipient: linux-kernel@vger.kernel.org Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Mar 03, 2020 at 06:19:15PM +0800, Sam Shih wrote: > The pwm clock source could be divided by 1625 with PWM_CON > BIT(3) setting in mediatek hardware. > > This patch add support for longer pwm period configuration, > which allowing blinking LEDs via pwm interface. > > Signed-off-by: Sam Shih > --- > drivers/pwm/pwm-mediatek.c | 34 ++++++++++++++++++++++++++++++---- > 1 file changed, 30 insertions(+), 4 deletions(-) > > diff --git a/drivers/pwm/pwm-mediatek.c b/drivers/pwm/pwm-mediatek.c > index b94e0d09c300..c64ecff6c550 100644 > --- a/drivers/pwm/pwm-mediatek.c > +++ b/drivers/pwm/pwm-mediatek.c > @@ -121,8 +121,11 @@ static int pwm_mediatek_config(struct pwm_chip *chip, struct pwm_device *pwm, > int duty_ns, int period_ns) > { > struct pwm_mediatek_chip *pc = to_pwm_mediatek_chip(chip); > - u32 clkdiv = 0, cnt_period, cnt_duty, reg_width = PWMDWIDTH, > - reg_thres = PWMTHRES; > + /* The source clock is divided by 2^clkdiv or iff the clksel bit > + * is set by (2^clkdiv*1625) > + */ Please put the /* on it's own line. See https://www.kernel.org/doc/html/latest/process/coding-style.html#commenting > + u32 clkdiv = 0, clksel = 0, cnt_period, cnt_duty, > + reg_width = PWMDWIDTH, reg_thres = PWMTHRES; > u64 resolution; > int ret; > > @@ -133,12 +136,30 @@ static int pwm_mediatek_config(struct pwm_chip *chip, struct pwm_device *pwm, > > /* Using resolution in picosecond gets accuracy higher */ > resolution = (u64)NSEC_PER_SEC * 1000; > + /* Calculate resolution based on current clock frequency */ > do_div(resolution, clk_get_rate(pc->clk_pwms[pwm->hwpwm])); > - > + /* Using resolution to calculate cnt_period which represents > + * the effective range of the PWM period counter > + */ > cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, resolution); The existing code is rather bad. A better approach to calulate cnt_period (with a single division and higher accuracy): cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * clk_get_rate(..), NSEC_PER_SEC); > while (cnt_period > 8191) { > + /* Using clkdiv to reduce clock frequency and calculate > + * new resolution based on new clock speed > + */ > resolution *= 2; > clkdiv++; > + if (clkdiv > PWM_CLK_DIV_MAX && !clksel) { > + /* Using clksel to divide the pwm source clock by > + * an additional 1625, and recalculate new clkdiv > + * and resolution > + */ > + clksel = 1; > + clkdiv = 0; > + resolution = (u64)NSEC_PER_SEC * 1000 * 1625; > + do_div(resolution, > + clk_get_rate(pc->clk_pwms[pwm->hwpwm])); > + } > + /* Calculate cnt_period based on resolution */ > cnt_period = DIV_ROUND_CLOSEST_ULL((u64)period_ns * 1000, > resolution); > } > @@ -158,8 +179,13 @@ static int pwm_mediatek_config(struct pwm_chip *chip, struct pwm_device *pwm, > reg_thres = PWM45THRES_FIXUP; > } > > + /* Calculate cnt_duty based on resolution */ > cnt_duty = DIV_ROUND_CLOSEST_ULL((u64)duty_ns * 1000, resolution); Using resolution as divisor is bad here, too, so the way to calculate cnt_duty should be changed accordingly. I think if the driver is simplified first, maybe even getting rid of the while loop, your change will get considerably easier, too. > - pwm_mediatek_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv); > + if (clksel) > + pwm_mediatek_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | BIT(3) | > + clkdiv); > + else > + pwm_mediatek_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv); > pwm_mediatek_writel(pc, pwm->hwpwm, reg_width, cnt_period); > pwm_mediatek_writel(pc, pwm->hwpwm, reg_thres, cnt_duty); Best regards Uwe -- Pengutronix e.K. | Uwe Kleine-K?nig | Industrial Linux Solutions | https://www.pengutronix.de/ |