Received: by 2002:a25:e7d8:0:0:0:0:0 with SMTP id e207csp837625ybh; Tue, 10 Mar 2020 09:09:53 -0700 (PDT) X-Google-Smtp-Source: ADFU+vv8zn1VuQUOcPfV+fjYGiTR5UyVxDhPWOqYXoS2AOiwzS4h6Jr/pXaGb+ZuRQvpNH+x+a9F X-Received: by 2002:a9d:618e:: with SMTP id g14mr7693650otk.314.1583856592901; Tue, 10 Mar 2020 09:09:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1583856592; cv=none; d=google.com; s=arc-20160816; b=QOnB6AmO8Kp00cJ1x5JichcHAEisvbQP3PR5sXZlDltw1vVyY9U7FIIVTYVQm/t5tg Rd5dQRdqu+5kJVYwhmLFkQJPWRuaxkJu2+1tldiCt7IQ3Pv+MTveyOSOinevEpUgj5NE lwiyt4ipq7HBh/q4PXrSUhn98LV9KvpD4ajfXFFyX6M1mqwRStL7VYf3MDWiFYj+Oy2h 32FPzX5clFAi8GPWgCn7f63OehHgueJi9YHlIB7JhE1dYh09RRz22PYUb/DOaOE/IowS GrU6zTNBmFmMkBNdYWFpnlinPyPFtOSD+q14xqCWqYO90/d3/rJ8EWp56fBzs+t/JFAu UpMQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-transfer-encoding:content-disposition:mime-version :references:message-id:subject:cc:to:from:date; bh=rn9sCWp0/1vEHTJalKpe5aZ0TCFuQvz/+TUwEw6vl4A=; b=qrNqbIIDwGrKE6iCjRKj12wLtWhd6IzbMLsfhpi0jOJhI1mCdVANKjHtLFmM/ayxSJ 7E7zD4E48H6hK8m/Ujq1NsjEkyLJgxXVgYSL+DfE87HOBgmmyuQwVtebzcT0/DL50h71 RxMrphVxzazJwHPKHaVYoilaInpUJSSlTQLjVd4TxXJe7eEX+/hxyYrxde6eQKiLZS9T prvNLzuWSG9kqMBEmJ5TGndpfr7un9Plh8qulFbGGiDoXcuuhQYNe7wYpi+NaLvuHnE+ Np0Db3Sa+4xwSRjKHZuY+hZ4A3M4gxvPNwnZkC0+vhqmKzRu56ErOeOCxq3BhAdhN7B1 Zdxw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d5si4081202otc.161.2020.03.10.09.09.13; Tue, 10 Mar 2020 09:09:52 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726971AbgCJQFx (ORCPT + 99 others); Tue, 10 Mar 2020 12:05:53 -0400 Received: from mga18.intel.com ([134.134.136.126]:46544 "EHLO mga18.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726283AbgCJQFw (ORCPT ); Tue, 10 Mar 2020 12:05:52 -0400 X-Amp-Result: UNKNOWN X-Amp-Original-Verdict: FILE UNKNOWN X-Amp-File-Uploaded: False Received: from orsmga002.jf.intel.com ([10.7.209.21]) by orsmga106.jf.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 10 Mar 2020 09:05:51 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.70,518,1574150400"; d="scan'208";a="260834221" Received: from stinkbox.fi.intel.com (HELO stinkbox) ([10.237.72.174]) by orsmga002.jf.intel.com with SMTP; 10 Mar 2020 09:05:46 -0700 Received: by stinkbox (sSMTP sendmail emulation); Tue, 10 Mar 2020 18:05:45 +0200 Date: Tue, 10 Mar 2020 18:05:45 +0200 From: Ville =?iso-8859-1?Q?Syrj=E4l=E4?= To: Pankaj Bharadiya Cc: jani.nikula@linux.intel.com, daniel@ffwll.ch, intel-gfx@lists.freedesktop.org, dri-devel@lists.freedesktop.org, airlied@linux.ie, maarten.lankhorst@linux.intel.com, tzimmermann@suse.de, mripard@kernel.org, mihail.atanassov@arm.com, Joonas Lahtinen , Rodrigo Vivi , Chris Wilson , =?iso-8859-1?Q?Jos=E9?= Roberto de Souza , Juha-Pekka Heikkila , linux-kernel@vger.kernel.org, ankit.k.nautiyal@intel.com Subject: Re: [RFC][PATCH 3/5] drm/i915: Enable scaling filter for plane and pipe Message-ID: <20200310160545.GI13686@intel.com> References: <20200225070545.4482-1-pankaj.laxminarayan.bharadiya@intel.com> <20200225070545.4482-4-pankaj.laxminarayan.bharadiya@intel.com> MIME-Version: 1.0 Content-Type: text/plain; charset=iso-8859-1 Content-Disposition: inline Content-Transfer-Encoding: 8bit In-Reply-To: <20200225070545.4482-4-pankaj.laxminarayan.bharadiya@intel.com> X-Patchwork-Hint: comment User-Agent: Mutt/1.10.1 (2018-07-13) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Feb 25, 2020 at 12:35:43PM +0530, Pankaj Bharadiya wrote: > Attach scaling filter property for crtc and plane and program the > scaler control register for the selected filter type. > > This is preparatory patch to enable Nearest-neighbor integer scaling. > > Signed-off-by: Pankaj Bharadiya > Signed-off-by: Ankit Nautiyal > --- > drivers/gpu/drm/i915/display/intel_display.c | 17 +++++++++++++++-- > drivers/gpu/drm/i915/display/intel_sprite.c | 12 +++++++++++- > drivers/gpu/drm/i915/i915_reg.h | 1 + > 3 files changed, 27 insertions(+), 3 deletions(-) > > diff --git a/drivers/gpu/drm/i915/display/intel_display.c b/drivers/gpu/drm/i915/display/intel_display.c > index 3031e64ee518..b5903ef3c5a0 100644 > --- a/drivers/gpu/drm/i915/display/intel_display.c > +++ b/drivers/gpu/drm/i915/display/intel_display.c > @@ -6242,6 +6242,8 @@ static void skl_pfit_enable(const struct intel_crtc_state *crtc_state) > struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc); > struct drm_i915_private *dev_priv = to_i915(crtc->base.dev); > enum pipe pipe = crtc->pipe; > + const struct drm_crtc_state *state = &crtc_state->uapi; > + u32 scaling_filter = PS_FILTER_MEDIUM; > const struct intel_crtc_scaler_state *scaler_state = > &crtc_state->scaler_state; > > @@ -6258,6 +6260,11 @@ static void skl_pfit_enable(const struct intel_crtc_state *crtc_state) > pfit_w = (crtc_state->pch_pfit.size >> 16) & 0xFFFF; > pfit_h = crtc_state->pch_pfit.size & 0xFFFF; > > + if (state->scaling_filter == > + DRM_SCALING_FILTER_NEAREST_NEIGHBOR) { > + scaling_filter = PS_FILTER_PROGRAMMED; > + } Just make that a function that can be used all over. skl_scaler_filter(scaling_filter) or something. > + > hscale = (crtc_state->pipe_src_w << 16) / pfit_w; > vscale = (crtc_state->pipe_src_h << 16) / pfit_h; > > @@ -6268,8 +6275,10 @@ static void skl_pfit_enable(const struct intel_crtc_state *crtc_state) > > spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); > > - intel_de_write_fw(dev_priv, SKL_PS_CTRL(pipe, id), PS_SCALER_EN | > - PS_FILTER_MEDIUM | scaler_state->scalers[id].mode); > + intel_de_write_fw(dev_priv, SKL_PS_CTRL(pipe, id), > + PS_SCALER_EN | > + scaling_filter | > + scaler_state->scalers[id].mode); > intel_de_write_fw(dev_priv, SKL_PS_VPHASE(pipe, id), > PS_Y_PHASE(0) | PS_UV_RGB_PHASE(uv_rgb_vphase)); > intel_de_write_fw(dev_priv, SKL_PS_HPHASE(pipe, id), > @@ -16695,6 +16704,10 @@ static int intel_crtc_init(struct drm_i915_private *dev_priv, enum pipe pipe) > dev_priv->plane_to_crtc_mapping[i9xx_plane] = crtc; > } > > + > + if (INTEL_GEN(dev_priv) >= 11) gen >= 10 actually. Even glk seems to have it but bspec says not to use it on glk. Supposedly not validated. ilk/snb/ivb pfits also has programmable coefficients actually. So IMO we should enable this on those as well. The bigger problem will be how is userspace supposed to use this if it's a crtc property? Those will not get automagically exposed via xrandr. > + drm_crtc_enable_scaling_filter(&crtc->base); > + > intel_color_init(crtc); > > drm_WARN_ON(&dev_priv->drm, drm_crtc_index(&crtc->base) != crtc->pipe); > diff --git a/drivers/gpu/drm/i915/display/intel_sprite.c b/drivers/gpu/drm/i915/display/intel_sprite.c > index 7abeefe8dce5..fd7b31a21723 100644 > --- a/drivers/gpu/drm/i915/display/intel_sprite.c > +++ b/drivers/gpu/drm/i915/display/intel_sprite.c > @@ -414,6 +414,12 @@ skl_program_scaler(struct intel_plane *plane, > u16 y_hphase, uv_rgb_hphase; > u16 y_vphase, uv_rgb_vphase; > int hscale, vscale; > + const struct drm_plane_state *state = &plane_state->uapi; > + u32 scaling_filter = PS_FILTER_MEDIUM; > + > + if (state->scaling_filter == DRM_SCALING_FILTER_NEAREST_NEIGHBOR) { > + scaling_filter = PS_FILTER_PROGRAMMED; > + } > > hscale = drm_rect_calc_hscale(&plane_state->uapi.src, > &plane_state->uapi.dst, > @@ -441,7 +447,8 @@ skl_program_scaler(struct intel_plane *plane, > } > > intel_de_write_fw(dev_priv, SKL_PS_CTRL(pipe, scaler_id), > - PS_SCALER_EN | PS_PLANE_SEL(plane->id) | scaler->mode); > + scaling_filter | PS_SCALER_EN | > + PS_PLANE_SEL(plane->id) | scaler->mode); > intel_de_write_fw(dev_priv, SKL_PS_VPHASE(pipe, scaler_id), > PS_Y_PHASE(y_vphase) | PS_UV_RGB_PHASE(uv_rgb_vphase)); > intel_de_write_fw(dev_priv, SKL_PS_HPHASE(pipe, scaler_id), > @@ -3104,6 +3111,9 @@ skl_universal_plane_create(struct drm_i915_private *dev_priv, > > drm_plane_create_zpos_immutable_property(&plane->base, plane_id); > > + if (INTEL_GEN(dev_priv) >= 11) also gen>=10 Also this patch breaks things as we don't yet have the code to program the coefficients. So the series needs to be reordered. > + drm_plane_enable_scaling_filter(&plane->base); > + > drm_plane_helper_add(&plane->base, &intel_plane_helper_funcs); > > return plane; > diff --git a/drivers/gpu/drm/i915/i915_reg.h b/drivers/gpu/drm/i915/i915_reg.h > index f45b5e86ec63..34923b1c284c 100644 > --- a/drivers/gpu/drm/i915/i915_reg.h > +++ b/drivers/gpu/drm/i915/i915_reg.h > @@ -7212,6 +7212,7 @@ enum { > #define PS_PLANE_SEL(plane) (((plane) + 1) << 25) > #define PS_FILTER_MASK (3 << 23) > #define PS_FILTER_MEDIUM (0 << 23) > +#define PS_FILTER_PROGRAMMED (1 << 23) > #define PS_FILTER_EDGE_ENHANCE (2 << 23) > #define PS_FILTER_BILINEAR (3 << 23) > #define PS_VERT3TAP (1 << 21) > -- > 2.23.0 -- Ville Syrj?l? Intel