Received: by 2002:a25:e7d8:0:0:0:0:0 with SMTP id e207csp997921ybh; Thu, 12 Mar 2020 15:11:17 -0700 (PDT) X-Google-Smtp-Source: ADFU+vsSpqRv/dnc1AElDFyzvki7HrVV/dD6MqRx8m4ggU4w9ndARp894IWYuKBhyc3FpazAMl9a X-Received: by 2002:aca:1201:: with SMTP id 1mr4667369ois.172.1584051077427; Thu, 12 Mar 2020 15:11:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1584051077; cv=none; d=google.com; s=arc-20160816; b=oOrXQj7f1wlJOwbdJxA+zH0yV4+8tliwSHYggKZquhV6SQdbk6DW+L8dcZNBIx70tj NHK7oyQ9CgqGBV6h38I+fIDFxaodSIAvzOxJ+T2hfr5nrOBZc9pRWK5fG4+Prbs3mB9e TE/pR/8TdxvebtiDgGC/ED3ocaKDXn1+NTRKVENaZVXxXR8+9u4Q7UWpAEz4hiYavwp3 VSOjlnJv05SgxQALqMBGkLGyncWUZZzLKoEy4U32d6CBCm7Q15c01PCplQg1g4qC0fUE 0AJFCuJwlkBC2KnaIT2kx0u6tA25zPTXOGlcow7BweyU2BCILNIK9VZXcHOGze7gH1Rf XkbQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=vsJHxc1BWmWUcSePvonv0mVoeUgeazhwkKJ+kTKW/5I=; b=QXjhprckp4xfp8K/N8yesBK0mEW2gJEYyRI2VvRHpzCxL1PdWjOL4Pg09v8ggi90Vz HJ8/wM78QEFVzliQRicrbKg4aiiAm/pK+rbPl4N8/n/lkS0xRkgJhBh+ewQPUT7OBU+x HobVHZZ69SXrR8/hXh22ZbcU2SA294IOQ/x13QeYajnhWtjh68ux/2zOiscFCGKO4mGd S6/0iUS2DWjOFxRlgTkJSraCtFxEL5yd5vLgq6C7EInBREvVCDxz4JO7MWHKzQ8D/1+A NCbSrVzQIcGbL/LnOK/fmk93m6lwdacts3MQmy3b4w8qs7xarthNEYt7sbVp2j3d77GI sBYQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e24si3519535otq.14.2020.03.12.15.11.05; Thu, 12 Mar 2020 15:11:17 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726788AbgCLWKq (ORCPT + 99 others); Thu, 12 Mar 2020 18:10:46 -0400 Received: from relay11.mail.gandi.net ([217.70.178.231]:50343 "EHLO relay11.mail.gandi.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726528AbgCLWKo (ORCPT ); Thu, 12 Mar 2020 18:10:44 -0400 Received: from localhost (lfbn-tou-1-1075-236.w90-76.abo.wanadoo.fr [90.76.143.236]) (Authenticated sender: antoine.tenart@bootlin.com) by relay11.mail.gandi.net (Postfix) with ESMTPSA id DB61A100008; Thu, 12 Mar 2020 22:10:39 +0000 (UTC) From: Antoine Tenart To: davem@davemloft.net, andrew@lunn.ch, f.fainelli@gmail.com, hkallweit1@gmail.com Cc: Antoine Tenart , netdev@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH net-next v2 3/3] net: phy: mscc: fix header defines and descriptions Date: Thu, 12 Mar 2020 23:10:33 +0100 Message-Id: <20200312221033.777437-4-antoine.tenart@bootlin.com> X-Mailer: git-send-email 2.24.1 In-Reply-To: <20200312221033.777437-1-antoine.tenart@bootlin.com> References: <20200312221033.777437-1-antoine.tenart@bootlin.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Cosmetic commit fixing the MSCC PHY header defines and descriptions, which were referring the to MSCC Ocelot MAC driver (see drivers/net/ethernet/mscc/). Signed-off-by: Antoine Tenart Reviewed-by: Andrew Lunn --- drivers/net/phy/mscc/mscc_fc_buffer.h | 8 ++++---- drivers/net/phy/mscc/mscc_mac.h | 8 ++++---- drivers/net/phy/mscc/mscc_macsec.h | 8 ++++---- 3 files changed, 12 insertions(+), 12 deletions(-) diff --git a/drivers/net/phy/mscc/mscc_fc_buffer.h b/drivers/net/phy/mscc/mscc_fc_buffer.h index 7e9c0e877895..3803e826c37d 100644 --- a/drivers/net/phy/mscc/mscc_fc_buffer.h +++ b/drivers/net/phy/mscc/mscc_fc_buffer.h @@ -1,12 +1,12 @@ /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ /* - * Microsemi Ocelot Switch driver + * Driver for Microsemi VSC85xx PHYs * * Copyright (C) 2019 Microsemi Corporation */ -#ifndef _MSCC_OCELOT_FC_BUFFER_H_ -#define _MSCC_OCELOT_FC_BUFFER_H_ +#ifndef _MSCC_PHY_FC_BUFFER_H_ +#define _MSCC_PHY_FC_BUFFER_H_ #define MSCC_FCBUF_ENA_CFG 0x00 #define MSCC_FCBUF_MODE_CFG 0x01 @@ -61,4 +61,4 @@ #define MSCC_FCBUF_FC_READ_THRESH_CFG_RX_THRESH(x) ((x) << 16) #define MSCC_FCBUF_FC_READ_THRESH_CFG_RX_THRESH_M GENMASK(31, 16) -#endif +#endif /* _MSCC_PHY_FC_BUFFER_H_ */ diff --git a/drivers/net/phy/mscc/mscc_mac.h b/drivers/net/phy/mscc/mscc_mac.h index 9420ee5175a6..fcb5ba5e5d03 100644 --- a/drivers/net/phy/mscc/mscc_mac.h +++ b/drivers/net/phy/mscc/mscc_mac.h @@ -1,12 +1,12 @@ /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ /* - * Microsemi Ocelot Switch driver + * Driver for Microsemi VSC85xx PHYs * * Copyright (c) 2017 Microsemi Corporation */ -#ifndef _MSCC_OCELOT_LINE_MAC_H_ -#define _MSCC_OCELOT_LINE_MAC_H_ +#ifndef _MSCC_PHY_LINE_MAC_H_ +#define _MSCC_PHY_LINE_MAC_H_ #define MSCC_MAC_CFG_ENA_CFG 0x00 #define MSCC_MAC_CFG_MODE_CFG 0x01 @@ -156,4 +156,4 @@ #define MSCC_PROC_0_IP_1588_TOP_CFG_STAT_MODE_CTL_PROTOCOL_MODE(x) (x) #define MSCC_PROC_0_IP_1588_TOP_CFG_STAT_MODE_CTL_PROTOCOL_MODE_M GENMASK(2, 0) -#endif /* _MSCC_OCELOT_LINE_MAC_H_ */ +#endif /* _MSCC_PHY_LINE_MAC_H_ */ diff --git a/drivers/net/phy/mscc/mscc_macsec.h b/drivers/net/phy/mscc/mscc_macsec.h index c606c9a65d2d..d0783944d106 100644 --- a/drivers/net/phy/mscc/mscc_macsec.h +++ b/drivers/net/phy/mscc/mscc_macsec.h @@ -1,12 +1,12 @@ /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ /* - * Microsemi Ocelot Switch driver + * Driver for Microsemi VSC85xx PHYs * * Copyright (c) 2018 Microsemi Corporation */ -#ifndef _MSCC_OCELOT_MACSEC_H_ -#define _MSCC_OCELOT_MACSEC_H_ +#ifndef _MSCC_PHY_MACSEC_H_ +#define _MSCC_PHY_MACSEC_H_ #include @@ -321,4 +321,4 @@ struct macsec_flow { #define MSCC_MS_INTR_CTRL_STATUS_INTR_ENABLE_M GENMASK(31, 16) #define MACSEC_INTR_CTRL_STATUS_ROLLOVER BIT(5) -#endif +#endif /* _MSCC_PHY_MACSEC_H_ */ -- 2.24.1