Received: by 2002:a25:e7d8:0:0:0:0:0 with SMTP id e207csp3474659ybh; Tue, 17 Mar 2020 00:29:14 -0700 (PDT) X-Google-Smtp-Source: ADFU+vuveeEQsVTOePoVQ2c2xNnzMLAfopQNrHcKM86CCjHCw5bsIy/IZIHEyh/LIt//awmp1r3s X-Received: by 2002:aca:1e1a:: with SMTP id m26mr2509236oic.39.1584430154567; Tue, 17 Mar 2020 00:29:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1584430154; cv=none; d=google.com; s=arc-20160816; b=LKbiL8gPYFR3+pWtom9cezbzdxZ5YgsRrQv6YN7fEVG2009liHtWIrUJp0wYRFLk6a oORIyXbJgyEJPQW1qA1JhgMjypiN1Aafqodd35IoLyxDon5shQvXJcgiCr50e5nQ+tw8 CrVD2sWRRPbaGbX1xLTUb+wPA7gG0pWoMahbrQeRy2k3SysvzHutKrrPfl5glc4DZcEb cJcnJ/qDDj+Aqd9IoWdfnPVRZVIjNYzTEHS6nFq6QJLxJ4j73lz/PFs4avVNrZ5l/2E/ I3vl2QHcXEaCJ+j1G1WZbeKvcxyBIoSRyzB7wPnRHB77tymHVzlUBcEatXUtB0GQVfj7 7ovg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:dkim-signature; bh=pfOH4ox5Paw4s1ADE2d3H27U4ycp6Cba0NtZ1NV3DM4=; b=NKwDK7bBov9Y7y/kiZuQ7q4JvBBJ4DyzTgtVOkKdfdoz6GWyVS9Y6gGgDqTQpA9DM8 58zKwIfhMLJcNgOUCh6HlMC9ggIqSvJCewYb+zjW61Lnb798/ipdkwLqBvijpZfXMfFy KiKt5G61IlAyZJGZL1x6lmmZvnfMgMn74ROuGGCWqly10MB0RH/kdIy1QkWzdMnGWWMj XyVs98H0SVpUBlDywXKv7pUXDDVLS+xm32MKrGFoNIYr2MiPo829eHtRXSkjS/QkVOcM x6qSyl1gN4sHQxZZ7Y8Blz1CM9pmhqg6Lt06B4i4X5fJx7x5BZqCVIG0Xecn4r/tKhbq HnUw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=Bg7XNRfQ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id m193si1374638oig.77.2020.03.17.00.29.02; Tue, 17 Mar 2020 00:29:14 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ti.com header.s=ti-com-17Q1 header.b=Bg7XNRfQ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=NONE dis=NONE) header.from=ti.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726556AbgCQH2X (ORCPT + 99 others); Tue, 17 Mar 2020 03:28:23 -0400 Received: from fllv0015.ext.ti.com ([198.47.19.141]:43984 "EHLO fllv0015.ext.ti.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725783AbgCQH2W (ORCPT ); Tue, 17 Mar 2020 03:28:22 -0400 Received: from fllv0034.itg.ti.com ([10.64.40.246]) by fllv0015.ext.ti.com (8.15.2/8.15.2) with ESMTP id 02H7SG5E106100; Tue, 17 Mar 2020 02:28:16 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ti.com; s=ti-com-17Q1; t=1584430096; bh=pfOH4ox5Paw4s1ADE2d3H27U4ycp6Cba0NtZ1NV3DM4=; h=From:To:CC:Subject:Date:In-Reply-To:References; b=Bg7XNRfQZjWOSQ9hDVj66xttWEg7r6T8+u7qwxm2U9H8VdgT/VrcBYMcK9iU1IBPK oj53euGEccnKKaif/9EKYiN3iDN/YXZSQIvLapbZ4YvPplsQdYvo1Apc0gqRG9wMuw e85foKzq+3c5T0yQtV3t96+UIGO1/q8CazGcp/O8= Received: from DFLE114.ent.ti.com (dfle114.ent.ti.com [10.64.6.35]) by fllv0034.itg.ti.com (8.15.2/8.15.2) with ESMTPS id 02H7SGI5027469 (version=TLSv1.2 cipher=AES256-GCM-SHA384 bits=256 verify=FAIL); Tue, 17 Mar 2020 02:28:16 -0500 Received: from DFLE112.ent.ti.com (10.64.6.33) by DFLE114.ent.ti.com (10.64.6.35) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1847.3; Tue, 17 Mar 2020 02:28:16 -0500 Received: from fllv0040.itg.ti.com (10.64.41.20) by DFLE112.ent.ti.com (10.64.6.33) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_CBC_SHA256_P256) id 15.1.1847.3 via Frontend Transport; Tue, 17 Mar 2020 02:28:16 -0500 Received: from localhost (ileax41-snat.itg.ti.com [10.172.224.153]) by fllv0040.itg.ti.com (8.15.2/8.15.2) with ESMTP id 02H7SFtE092588; Tue, 17 Mar 2020 02:28:15 -0500 From: Grygorii Strashko To: Rob Herring , Kishon Vijay Abraham I , Tero Kristo , "David S . Miller" , netdev , Roger Quadros , , Jakub Kicinski CC: Murali Karicheri , Sekhar Nori , Peter Ujfalusi , , , Grygorii Strashko Subject: [PATCH net-next v4 04/11] net: ethernet: ti: ale: am65: add support for default thread cfg Date: Tue, 17 Mar 2020 09:27:32 +0200 Message-ID: <20200317072739.23950-5-grygorii.strashko@ti.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20200317072739.23950-1-grygorii.strashko@ti.com> References: <20200317072739.23950-1-grygorii.strashko@ti.com> MIME-Version: 1.0 Content-Type: text/plain X-EXCLAIMER-MD-CONFIG: e1e8a2fd-e40a-4ac6-ac9b-f7e9cc9ee180 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support for default thread configuration for AM65x CPSW NUSS ALE to allow route all ingress packets to one default RX UDMA flow. Signed-off-by: Grygorii Strashko --- drivers/net/ethernet/ti/cpsw_ale.c | 18 ++++++++++++++++++ drivers/net/ethernet/ti/cpsw_ale.h | 2 ++ 2 files changed, 20 insertions(+) diff --git a/drivers/net/ethernet/ti/cpsw_ale.c b/drivers/net/ethernet/ti/cpsw_ale.c index 719e7846127c..0374e6936091 100644 --- a/drivers/net/ethernet/ti/cpsw_ale.c +++ b/drivers/net/ethernet/ti/cpsw_ale.c @@ -44,6 +44,8 @@ #define ALE_UNKNOWNVLAN_FORCE_UNTAG_EGRESS 0x9C #define ALE_VLAN_MASK_MUX(reg) (0xc0 + (0x4 * (reg))) +#define AM65_CPSW_ALE_THREAD_DEF_REG 0x134 + #define ALE_TABLE_WRITE BIT(31) #define ALE_TYPE_FREE 0 @@ -843,6 +845,22 @@ static struct ale_control_info ale_controls[ALE_NUM_CONTROLS] = { .port_shift = 0, .bits = 6, }, + [ALE_DEFAULT_THREAD_ID] = { + .name = "default_thread_id", + .offset = AM65_CPSW_ALE_THREAD_DEF_REG, + .port_offset = 0, + .shift = 0, + .port_shift = 0, + .bits = 6, + }, + [ALE_DEFAULT_THREAD_ENABLE] = { + .name = "default_thread_id_enable", + .offset = AM65_CPSW_ALE_THREAD_DEF_REG, + .port_offset = 0, + .shift = 15, + .port_shift = 0, + .bits = 1, + }, }; int cpsw_ale_control_set(struct cpsw_ale *ale, int port, int control, diff --git a/drivers/net/ethernet/ti/cpsw_ale.h b/drivers/net/ethernet/ti/cpsw_ale.h index eaca73c17ae7..6a3cb6898728 100644 --- a/drivers/net/ethernet/ti/cpsw_ale.h +++ b/drivers/net/ethernet/ti/cpsw_ale.h @@ -66,6 +66,8 @@ enum cpsw_ale_control { ALE_PORT_MACONLY_CAF, ALE_PORT_BCAST_LIMIT, ALE_PORT_MCAST_LIMIT, + ALE_DEFAULT_THREAD_ID, + ALE_DEFAULT_THREAD_ENABLE, ALE_NUM_CONTROLS, }; -- 2.17.1