Received: by 2002:a25:e7d8:0:0:0:0:0 with SMTP id e207csp3585730ybh; Tue, 17 Mar 2020 02:53:20 -0700 (PDT) X-Google-Smtp-Source: ADFU+vv222tGe1+K89uhlRRG/fZN0DbKzZVmrdLb7oEnDhfhJGgRXJzfH/oqXVAK3MDgbU+ofdNE X-Received: by 2002:a9d:21b4:: with SMTP id s49mr2865083otb.294.1584438800281; Tue, 17 Mar 2020 02:53:20 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1584438800; cv=none; d=google.com; s=arc-20160816; b=y/coI4i70FfseFE1W0/Uvais/LWMF5pPUjD6RPMEtmEVpz3p6o34E2jGsv1NDoAa0M Pd7qYMxcXfQNZ/DRlloPT7ORpaNN+QGROWlCbTATxrHBtQcFD32rA9d1EA1xbTaphyXv M2Slc5vGbOx3MHDAAqNOgbVfiIMq1Pyd9Wyes5UPGuV98a/5UN2RG0DQTGI38wEphVfU Py1LzerG0OXf+03Hs16f3rA9IIQYtqyUjnFH34PSejK78AXd7RbCuoCH6GrpkJhTW1X9 tG4dz9x7aFHl/EHSh7C1j0iJGCH/d4+KgFHCuvS9K2/ZKY8IVUGFHRmdU73hZMOjyKvu 1NIQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:organization:from:references:cc:to:subject:ironport-sdr :ironport-sdr; bh=mgfTaCTSlyKjGytUsVetJWRjrYxCMz/ahhc0y6oOiRU=; b=A0JODBhjxhPpMUdvcBsI/dZUKhkk/MW9oFss2wJxhU5OdlhXWwgA8Xe2YgwYSL+m/0 cQcibdwmUQRlQ4OADPqNiyENeaiTyDPj0jsWe0xgUr7NrzKuPOtng8YaoTrSNcjCNWtx TNx/Ruh7Fy0BlEv88W/Z50tLLMRy+pCULdeIpO45bbVpAXhb6eHd1LZmO3KUBUMyHPQu SQfwAm/8noxnwniAr62vR7p9KOsDeIo/d0qTXsg/NvDur6GcMRp916ExFt/OVMSioD0S GPia/JypHSprWJSINbmQFN1nMNFKWUeyaqGZl7p0ec/Flfqv4WFZEOEeIFsgXs11ohe4 0BUA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d185si1491892oif.234.2020.03.17.02.53.06; Tue, 17 Mar 2020 02:53:20 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726222AbgCQJvt (ORCPT + 99 others); Tue, 17 Mar 2020 05:51:49 -0400 Received: from mga05.intel.com ([192.55.52.43]:50246 "EHLO mga05.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725872AbgCQJvt (ORCPT ); Tue, 17 Mar 2020 05:51:49 -0400 IronPort-SDR: Pv04wx8ubKeROIhJt/sdR6Z9dH9vSby0aAU8kmAqQumqa70yhELiBR8kNMw/1r4RtgYwiYXr86 IBEg6YXKJ/Ew== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga005.fm.intel.com ([10.253.24.32]) by fmsmga105.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 17 Mar 2020 02:51:48 -0700 IronPort-SDR: WRgaP+g++U6lcGt/jKTVHHQkcluBhNYKWQNLBUe/yCec9/WwGqbezmEzwxpR7iSfjmQUfhuxiJ Ugc7Y9nHblWg== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.70,564,1574150400"; d="scan'208";a="443697480" Received: from ahunter-desktop.fi.intel.com (HELO [10.237.72.87]) ([10.237.72.87]) by fmsmga005.fm.intel.com with ESMTP; 17 Mar 2020 02:51:45 -0700 Subject: Re: [PATCH v1 2/3] mmc: tegra: Implement HW busy wait timeout based on command busy time To: Sowjanya Komatineni , ulf.hansson@linaro.org, baolin.wang@linaro.org, kstewart@linuxfoundation.org, tglx@linutronix.de, bradleybolen@gmail.com, gregkh@linuxfoundation.org, thierry.reding@gmail.com, jonathanh@nvidia.com Cc: anrao@nvidia.com, linux-tegra@vger.kernel.org, linux-kernel@vger.kernel.org, linux-mmc@vger.kernel.org References: <1583799205-8442-1-git-send-email-skomatineni@nvidia.com> <1583799205-8442-2-git-send-email-skomatineni@nvidia.com> From: Adrian Hunter Organization: Intel Finland Oy, Registered Address: PL 281, 00181 Helsinki, Business Identity Code: 0357606 - 4, Domiciled in Helsinki Message-ID: Date: Tue, 17 Mar 2020 11:51:07 +0200 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:68.0) Gecko/20100101 Thunderbird/68.5.0 MIME-Version: 1.0 In-Reply-To: <1583799205-8442-2-git-send-email-skomatineni@nvidia.com> Content-Type: text/plain; charset=utf-8 Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 10/03/20 2:13 am, Sowjanya Komatineni wrote: > Tegra host supports HW busy detection and timeouts based on the > count programmed in SDHCI_TIMEOUT_CONTROL register and max busy > timeout it supports is 11s in finite busy wait mode. > > Some operations like SLEEP_AWAKE, ERASE and flush cache through > SWITCH commands take longer than 11s and Tegra host supports > infinite HW busy wait mode where HW waits forever till the card > is busy without HW timeout. > > This patch implements Tegra specific set_timeout sdhci_ops to allow > switching between finite and infinite HW busy detection wait modes > based on the device command expected operation time. > > Signed-off-by: Sowjanya Komatineni > --- > drivers/mmc/host/sdhci-tegra.c | 31 +++++++++++++++++++++++++++++++ Acked-by: Adrian Hunter > 1 file changed, 31 insertions(+) > > diff --git a/drivers/mmc/host/sdhci-tegra.c b/drivers/mmc/host/sdhci-tegra.c > index 403ac44..40a221d 100644 > --- a/drivers/mmc/host/sdhci-tegra.c > +++ b/drivers/mmc/host/sdhci-tegra.c > @@ -45,6 +45,7 @@ > #define SDHCI_TEGRA_CAP_OVERRIDES_DQS_TRIM_SHIFT 8 > > #define SDHCI_TEGRA_VENDOR_MISC_CTRL 0x120 > +#define SDHCI_MISC_CTRL_ERASE_TIMEOUT_LIMIT BIT(0) > #define SDHCI_MISC_CTRL_ENABLE_SDR104 0x8 > #define SDHCI_MISC_CTRL_ENABLE_SDR50 0x10 > #define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300 0x20 > @@ -1227,6 +1228,34 @@ static u32 sdhci_tegra_cqhci_irq(struct sdhci_host *host, u32 intmask) > return 0; > } > > +static void tegra_sdhci_set_timeout(struct sdhci_host *host, > + struct mmc_command *cmd) > +{ > + u32 val; > + > + /* > + * HW busy detection timeout is based on programmed data timeout > + * counter and maximum supported timeout is 11s which may not be > + * enough for long operations like cache flush, sleep awake, erase. > + * > + * ERASE_TIMEOUT_LIMIT bit of VENDOR_MISC_CTRL register allows > + * host controller to wait for busy state until the card is busy > + * without HW timeout. > + * > + * So, use infinite busy wait mode for operations that may take > + * more than maximum HW busy timeout of 11s otherwise use finite > + * busy wait mode. > + */ > + val = sdhci_readl(host, SDHCI_TEGRA_VENDOR_MISC_CTRL); > + if (cmd && cmd->busy_timeout >= 11 * HZ) > + val |= SDHCI_MISC_CTRL_ERASE_TIMEOUT_LIMIT; > + else > + val &= ~SDHCI_MISC_CTRL_ERASE_TIMEOUT_LIMIT; > + sdhci_writel(host, val, SDHCI_TEGRA_VENDOR_MISC_CTRL); > + > + __sdhci_set_timeout(host, cmd); > +} > + > static const struct cqhci_host_ops sdhci_tegra_cqhci_ops = { > .write_l = tegra_cqhci_writel, > .enable = sdhci_tegra_cqe_enable, > @@ -1366,6 +1395,7 @@ static const struct sdhci_ops tegra210_sdhci_ops = { > .set_uhs_signaling = tegra_sdhci_set_uhs_signaling, > .voltage_switch = tegra_sdhci_voltage_switch, > .get_max_clock = tegra_sdhci_get_max_clock, > + .set_timeout = tegra_sdhci_set_timeout, > }; > > static const struct sdhci_pltfm_data sdhci_tegra210_pdata = { > @@ -1403,6 +1433,7 @@ static const struct sdhci_ops tegra186_sdhci_ops = { > .voltage_switch = tegra_sdhci_voltage_switch, > .get_max_clock = tegra_sdhci_get_max_clock, > .irq = sdhci_tegra_cqhci_irq, > + .set_timeout = tegra_sdhci_set_timeout, > }; > > static const struct sdhci_pltfm_data sdhci_tegra186_pdata = { >