Received: by 2002:a25:6193:0:0:0:0:0 with SMTP id v141csp4975518ybb; Tue, 24 Mar 2020 08:40:39 -0700 (PDT) X-Google-Smtp-Source: ADFU+vvyMEVWticXFD4htRetfzNhbAMhhmYIbBUcmNZIiWJDg6JHID2tH6YLvWqM1ZOhQY4rg7HO X-Received: by 2002:aca:39c3:: with SMTP id g186mr1522760oia.168.1585064439520; Tue, 24 Mar 2020 08:40:39 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1585064439; cv=none; d=google.com; s=arc-20160816; b=oQT6YHQth52TJTMuUVmNV6pL3JUt2D3oHu6ea6327ew2+p6dz27nWURi+wxCF3IZed 76NY0EHelmrgZ/8vh2NnOojWechuym+cGjHa1yg9k09C+XzU7h489Sze+651yM29o6H9 0NECRz5zUnIO3nwptyDIG0z+Ay3rGgVqMSVWNqQqyxFaRIJauq2Ah+riRUdp6vZ/W6is v8Zt+a1Gu8F32R953X7alO0NDHxKTJKjTb0aWn8tV9ViyGPq70XEIUsyUviOnsIU4Yi5 uJQsKPlV3bHb//CGPFRWy1auRWKHlPsKrWybKvihVqll2yuCYMJ1vodCVyJzVUexeUT5 KqsA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:date:subject:message-id:cc:to:from :dkim-signature; bh=lqxLmQ9H2IRyfO54vBbJaAbVkunOdiQogdl3xWHjoWY=; b=Tl4Cg3nFGdyFC1/bL0J5dXlhWu9lbeZmPRwvUD94wTF/1fvFuZYTu5H6Vk+R0rFdHt M/oT/9W5KPak634Jpud2FIj7eoZhTJlni2NUidspbG8CtJ+Ri71PQr4vSALY9weDzXrH J9DKxPLjOHWZ4uyR5FZbA9UMZnpJFUzeHMhqjGHmLzsIVh1OXNGFmcawMQbIn9whBCtq oXZyBvvU/O+YLMZ6lhOubw8WES/6aTKmHfArR1iYGnX1zquCRsUSt42czDi496mB45Fp 6aV9SwHrum9midPjQp9KpmeBhUlatICesxUcLgEX85H+VRnoly7HnjNMnmdMLbx0KhEy lImg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@flygoat.com header.s=mail header.b=COpZpc3R; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=flygoat.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id l25si9691905otb.234.2020.03.24.08.40.27; Tue, 24 Mar 2020 08:40:39 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@flygoat.com header.s=mail header.b=COpZpc3R; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=flygoat.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728950AbgCXPjR (ORCPT + 99 others); Tue, 24 Mar 2020 11:39:17 -0400 Received: from sender3-op-o12.zoho.com.cn ([124.251.121.243]:17871 "EHLO sender3-op-o12.zoho.com.cn" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728339AbgCXPjQ (ORCPT ); Tue, 24 Mar 2020 11:39:16 -0400 DKIM-Signature: v=1; a=rsa-sha256; q=dns/txt; c=relaxed/relaxed; t=1585064247; s=mail; d=flygoat.com; i=jiaxun.yang@flygoat.com; h=From:To:Cc:Message-ID:Subject:Date:In-Reply-To:References:MIME-Version:Content-Transfer-Encoding:Content-Type; bh=lqxLmQ9H2IRyfO54vBbJaAbVkunOdiQogdl3xWHjoWY=; b=COpZpc3RXbgitboMCWZyx5yI07ih++gOxjlDTjSy9xfabyp3UHbghfKAX6fUV3En O4oHPdWXzeqkgQozkB368wzf6XSYYSQXrGutM3yd59UnE5y+yeK2p62ig1HCFRB9C8k c4mVKY8qhPMhtwIWR24uGCyh+biSaCPRIrvAWD5Y= Received: from localhost.localdomain (39.155.141.144 [39.155.141.144]) by mx.zoho.com.cn with SMTPS id 1585064244865726.277856386829; Tue, 24 Mar 2020 23:37:24 +0800 (CST) From: Jiaxun Yang To: linux-mips@vger.kernel.org Cc: Jiaxun Yang , Huacai Chen , Rob Herring , Thomas Gleixner , Jason Cooper , Marc Zyngier , Rob Herring , Mark Rutland , Thomas Bogendoerfer , Greg Kroah-Hartman , Allison Randal , linux-kernel@vger.kernel.org, devicetree@vger.kernel.org Message-ID: <20200324153624.23109-4-jiaxun.yang@flygoat.com> Subject: [PATCH v6 03/11] dt-bindings: interrupt-controller: Add Loongson LIOINTC Date: Tue, 24 Mar 2020 23:36:00 +0800 X-Mailer: git-send-email 2.26.0.rc2 In-Reply-To: <20200324153624.23109-1-jiaxun.yang@flygoat.com> References: <20200324153624.23109-1-jiaxun.yang@flygoat.com> MIME-Version: 1.0 Content-Transfer-Encoding: quoted-printable X-ZohoCNMailClient: External Content-Type: text/plain; charset=utf8 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Document Loongson I/O Interrupt controller. Co-developed-by: Huacai Chen Signed-off-by: Jiaxun Yang Reviewed-by: Rob Herring --- .../loongson,liointc.yaml | 93 +++++++++++++++++++ 1 file changed, 93 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/= loongson,liointc.yaml diff --git a/Documentation/devicetree/bindings/interrupt-controller/loongso= n,liointc.yaml b/Documentation/devicetree/bindings/interrupt-controller/loo= ngson,liointc.yaml new file mode 100644 index 000000000000..9c6b91fee477 --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/loongson,lioin= tc.yaml @@ -0,0 +1,93 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: "http://devicetree.org/schemas/interrupt-controller/loongson,liointc.= yaml#" +$schema: "http://devicetree.org/meta-schemas/core.yaml#" + +title: Loongson Local I/O Interrupt Controller + +maintainers: + - Jiaxun Yang + +description: | + This interrupt controller is found in the Loongson-3 family of chips as = the primary + package interrupt controller which can route local I/O interrupt to inte= rrupt lines + of cores. + +allOf: + - $ref: /schemas/interrupt-controller.yaml# + +properties: + compatible: + oneOf: + - const: loongson,liointc-1.0 + - const: loongson,liointc-1.0a + + reg: + maxItems: 1 + + interrupt-controller: true + + interrupts: + description: + Interrupt source of the CPU interrupts. + minItems: 1 + maxItems: 4 + + interrupt-names: + description: List of names for the parent interrupts. + items: + - const: int0 + - const: int1 + - const: int2 + - const: int3 + minItems: 1 + maxItems: 4 + + '#interrupt-cells': + const: 2 + + 'loongson,parent_int_map': + description: | + This property points how the children interrupts will be mapped into= CPU + interrupt lines. Each cell refers to a parent interrupt line from 0 = to 3 + and each bit in the cell refers to a children interrupt fron 0 to 31= . + If a CPU interrupt line didn't connected with liointc, then keep it'= s + cell with zero. + allOf: + - $ref: /schemas/types.yaml#/definitions/uint32-array + - items: + minItems: 4 + maxItems: 4 + + +required: + - compatible + - reg + - interrupts + - interrupt-controller + - '#interrupt-cells' + - 'loongson,parent_int_map' + + +examples: + - | + iointc: interrupt-controller@3ff01400 { + compatible =3D "loongson,liointc-1.0"; + reg =3D <0x3ff01400 0x64>; + + interrupt-controller; + #interrupt-cells =3D <2>; + + interrupt-parent =3D <&cpuintc>; + interrupts =3D <2>, <3>; + interrupt-names =3D "int0", "int1"; + + loongson,parent_int_map =3D <0xf0ffffff>, /* int0 */ + <0x0f000000>, /* int1 */ + <0x00000000>, /* int2 */ + <0x00000000>; /* int3 */ + + }; + +... --=20 2.26.0.rc2