Received: by 2002:a25:6193:0:0:0:0:0 with SMTP id v141csp2398084ybb; Fri, 27 Mar 2020 04:54:54 -0700 (PDT) X-Google-Smtp-Source: ADFU+vvl+Myy1w44N3tx820d3NrwjU1CMVhaneCleoClCOF1aunYV6ebq5XqQFw5z1+JV3mYfbZy X-Received: by 2002:a4a:aece:: with SMTP id v14mr8643954oon.48.1585310094071; Fri, 27 Mar 2020 04:54:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1585310094; cv=none; d=google.com; s=arc-20160816; b=uLvegarj2NnnHa6741o4jN6qSvjBLHK2RmrphNrvvXlrDOldSpGyiC5TeIbuLTIR8L iAxBcj6WNuge/C0z02weUu19UJa1tK6dzjlnnrs7JzMHSRgxNe5u3f7sz9PH+Qt8t3of sYDNpP8p8FWEFwME8YpzNFNOu4tQ6wdwJa3UL4iKf5w08leZCxCu/G1o1LBIcKL+YuRo hCG6RhCAljb4hiyaxktFQMbzAxGDbAc82hX9Wet8m5e2tzTEUeXlsbuJtUT4aOG/o2Vx AChTMuMBfMQgKtctldkeSt3epZMbkW+THPbZ9J8X7dxaQOZuZBnsuX6AaybIHPG7HB1O aiJw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:content-transfer-encoding :dlp-reaction:dlp-version:dlp-product:content-language :accept-language:in-reply-to:references:message-id:date:thread-index :thread-topic:subject:cc:to:from:ironport-sdr:ironport-sdr; bh=qJC+b5l+nISDSUTUPxm2uvR1r9o7zWlfaQZ0NgDt8gc=; b=OaHkFg9LO8vavilpQ6VZZ0N0ieithSceta7ZlBZz2CAad/WbeiyW2/G+SbfWRkYtuc VcK76GQcZ09R/9TKwLCd8QEdvofbp/STfPBfGf9MXh5eb5Mh/XyogAj/K2oxMH5fAtuk 5hF78XMmg6275bc3R3jzDrkRAkz6cQ8C2U8S3ERQpmJRCt7w3h2xMHhiU9QKVr7jEnmU 6PEzAZNZce/77K4FyGeHFyj2p+i9tMLnj64JA4kTN2S04bgAKr43+bPFrYpdxK5u4gPk +rengewahMWmpy93+JsboT15kaoTnz6Hw+S5nT5S5MFjihWWfNevLlsBqdCb0PmODyJI eo6Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id f25si2462608otc.161.2020.03.27.04.54.40; Fri, 27 Mar 2020 04:54:54 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726739AbgC0Lxq convert rfc822-to-8bit (ORCPT + 99 others); Fri, 27 Mar 2020 07:53:46 -0400 Received: from mga07.intel.com ([134.134.136.100]:43908 "EHLO mga07.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726165AbgC0Lxq (ORCPT ); Fri, 27 Mar 2020 07:53:46 -0400 IronPort-SDR: vjd6e6bnzDc74HqNKwAgHnuUfOUntCinutvrEyruyjal6+/1t+vcxrbpIaj5i8tUFvC/oqScf6 62Rmg2aZ6Xjw== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga005.jf.intel.com ([10.7.209.41]) by orsmga105.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 27 Mar 2020 04:53:45 -0700 IronPort-SDR: NLgMxE9hfwqowLfcGcaKbY5YYEJ7W0hHxj73PYZCoYn/EkB4dV2B6w1rWXDsJ/nGwvyJT9NVXO FW4rmDKgqE9A== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.72,312,1580803200"; d="scan'208";a="421078383" Received: from fmsmsx105.amr.corp.intel.com ([10.18.124.203]) by orsmga005.jf.intel.com with ESMTP; 27 Mar 2020 04:53:45 -0700 Received: from shsmsx105.ccr.corp.intel.com (10.239.4.158) by FMSMSX105.amr.corp.intel.com (10.18.124.203) with Microsoft SMTP Server (TLS) id 14.3.439.0; Fri, 27 Mar 2020 04:53:45 -0700 Received: from shsmsx104.ccr.corp.intel.com ([169.254.5.206]) by SHSMSX105.ccr.corp.intel.com ([169.254.11.144]) with mapi id 14.03.0439.000; Fri, 27 Mar 2020 19:53:42 +0800 From: "Tian, Kevin" To: Jacob Pan , Lu Baolu , "iommu@lists.linux-foundation.org" , LKML , Joerg Roedel , David Woodhouse , "Alex Williamson" , Jean-Philippe Brucker CC: "Liu, Yi L" , "Raj, Ashok" , Christoph Hellwig , Jonathan Cameron , Eric Auger Subject: RE: [PATCH V10 03/11] iommu/vt-d: Add a helper function to skip agaw Thread-Topic: [PATCH V10 03/11] iommu/vt-d: Add a helper function to skip agaw Thread-Index: AQHV/w5eE2ECFEEmSk27LCUrIv3j86hcXZwQ Date: Fri, 27 Mar 2020 11:53:42 +0000 Message-ID: References: <1584746861-76386-1-git-send-email-jacob.jun.pan@linux.intel.com> <1584746861-76386-4-git-send-email-jacob.jun.pan@linux.intel.com> In-Reply-To: <1584746861-76386-4-git-send-email-jacob.jun.pan@linux.intel.com> Accept-Language: en-US Content-Language: en-US X-MS-Has-Attach: X-MS-TNEF-Correlator: dlp-product: dlpe-windows dlp-version: 11.2.0.6 dlp-reaction: no-action x-originating-ip: [10.239.127.40] Content-Type: text/plain; charset="us-ascii" Content-Transfer-Encoding: 8BIT MIME-Version: 1.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org > From: Jacob Pan > Sent: Saturday, March 21, 2020 7:28 AM > > Signed-off-by: Jacob Pan could you elaborate in which scenario this helper function is required? > --- > drivers/iommu/intel-pasid.c | 22 ++++++++++++++++++++++ > 1 file changed, 22 insertions(+) > > diff --git a/drivers/iommu/intel-pasid.c b/drivers/iommu/intel-pasid.c > index 22b30f10b396..191508c7c03e 100644 > --- a/drivers/iommu/intel-pasid.c > +++ b/drivers/iommu/intel-pasid.c > @@ -500,6 +500,28 @@ int intel_pasid_setup_first_level(struct intel_iommu > *iommu, > } > > /* > + * Skip top levels of page tables for iommu which has less agaw > + * than default. Unnecessary for PT mode. > + */ > +static inline int iommu_skip_agaw(struct dmar_domain *domain, > + struct intel_iommu *iommu, > + struct dma_pte **pgd) > +{ > + int agaw; > + > + for (agaw = domain->agaw; agaw > iommu->agaw; agaw--) { > + *pgd = phys_to_virt(dma_pte_addr(*pgd)); > + if (!dma_pte_present(*pgd)) { > + return -EINVAL; > + } > + } > + pr_debug_ratelimited("%s: pgd: %llx, agaw %d d_agaw %d\n", > __func__, (u64)*pgd, > + iommu->agaw, domain->agaw); > + > + return agaw; > +} > + > +/* > * Set up the scalable mode pasid entry for second only translation type. > */ > int intel_pasid_setup_second_level(struct intel_iommu *iommu, > -- > 2.7.4