Received: by 2002:a25:6193:0:0:0:0:0 with SMTP id v141csp3947816ybb; Tue, 31 Mar 2020 15:30:49 -0700 (PDT) X-Google-Smtp-Source: APiQypKt7bauGd9hjd1FrSPQci1MhQ9ydP421c3iQWuo8PqyAzNk3opbL1suG3+DGiRAiG/g9hFB X-Received: by 2002:a05:6808:8f0:: with SMTP id d16mr800519oic.37.1585693849734; Tue, 31 Mar 2020 15:30:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1585693849; cv=none; d=google.com; s=arc-20160816; b=DBT/AF1V/bNQGxpPHQaFQoSDeGudXIM0trnjTcqE7kBYMfMi+L5ieS43nnF9HSD87E Hw/FiLl8QdezUXtpl615xINU3uB+SKE/8si3HvujTm8Y18RdtH+Tgmro2HrQq/YoMG4y NoxrGdzU0kuVHIym9dBaeXxUFVjbVkW01SUOckgZ3zEQbE/dbuQLY4RGo6aFeWnt4sRN EvK6WQlH6Cv8WZwJ35pt06I/lsgtx8j5q61N0ZBqQNwAPHuW6AY3esiVkFXGGRcDIhBg g0qIJUTdEC2QuCOd3Pf4usHDC3UmkKKyydorokWeDV9B5iY4crGIUgr99d8fW9vQ06bw ctIw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :organization:references:in-reply-to:message-id:subject:cc:to:from :date:ironport-sdr:ironport-sdr; bh=9+Kf6Ox5ARPSPXuB1PKf5Myahqd8wBQBHnsSkHpRbYw=; b=nM4g6gp92iRrP8pVe9LK2kdZHDLo6EKqVtT24q1Kl/Zr3SbO32R+EXqcjXKUxybnGA VlBx0b0gWPoCjoNn22Dqi0ZlKFBBnquIx1xfNAx7blgNIZgpQAxdzLNzvJ0FIGiRcZ4Z td0b+QlRzfZsY7/vYZCMT9z+vAuwmgYxT3qo2G3EpEq1PlzValsIpGy0mBqYO0MaTOvc OB2hjRn8W/DzGqK0vc8hUckIWQzkYAS1oPdN9WegWM3nILz9pRI00J9SuZLHV7nADYp0 Gm/2R6hWkEw5vRraXACfqqOpqLd9FApYWP6FFZ/atA5lowifxNlftxKNJ9YmwzlYqPyA 4xkg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j206si120754oia.158.2020.03.31.15.30.34; Tue, 31 Mar 2020 15:30:49 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731441AbgCaW1l (ORCPT + 99 others); Tue, 31 Mar 2020 18:27:41 -0400 Received: from mga18.intel.com ([134.134.136.126]:33635 "EHLO mga18.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730556AbgCaW1l (ORCPT ); Tue, 31 Mar 2020 18:27:41 -0400 IronPort-SDR: 6942gzEt1BCU0uMt4E3j+nw4YFwcpkxkfyho24pC/QkkOX4x6zw6lz/HJL+n9FHLM2TUM4btyE 76Isutb6/XqA== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga003.fm.intel.com ([10.253.24.29]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 31 Mar 2020 15:27:41 -0700 IronPort-SDR: sm5w+8Oj3UiLPWOp2oWKzbwK5CAF0dUl41izCr8bm23fIOz9KrC7KNrS8TCcWxaCU/TdyyK92T 0eu547XSuAoQ== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.72,329,1580803200"; d="scan'208";a="295144707" Received: from jacob-builder.jf.intel.com (HELO jacob-builder) ([10.7.199.155]) by FMSMGA003.fm.intel.com with ESMTP; 31 Mar 2020 15:27:39 -0700 Date: Tue, 31 Mar 2020 15:33:27 -0700 From: Jacob Pan To: "Tian, Kevin" Cc: Lu Baolu , "iommu@lists.linux-foundation.org" , LKML , Joerg Roedel , David Woodhouse , "Alex Williamson" , Jean-Philippe Brucker , "Liu, Yi L" , "Raj, Ashok" , Christoph Hellwig , Jonathan Cameron , Eric Auger , jacob.jun.pan@linux.intel.com Subject: Re: [PATCH V10 09/11] iommu/vt-d: Cache virtual command capability register Message-ID: <20200331153327.50219c12@jacob-builder> In-Reply-To: References: <1584746861-76386-1-git-send-email-jacob.jun.pan@linux.intel.com> <1584746861-76386-10-git-send-email-jacob.jun.pan@linux.intel.com> Organization: OTC X-Mailer: Claws Mail 3.13.2 (GTK+ 2.24.30; x86_64-pc-linux-gnu) MIME-Version: 1.0 Content-Type: text/plain; charset=US-ASCII Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Sat, 28 Mar 2020 10:04:38 +0000 "Tian, Kevin" wrote: > > From: Jacob Pan > > Sent: Saturday, March 21, 2020 7:28 AM > > > > Virtual command registers are used in the guest only, to prevent > > vmexit cost, we cache the capability and store it during > > initialization. > > > > Signed-off-by: Jacob Pan > > Reviewed-by: Eric Auger > > Reviewed-by: Lu Baolu > > > > --- > > v7 Reviewed by Eric & Baolu > > --- > > --- > > drivers/iommu/dmar.c | 1 + > > include/linux/intel-iommu.h | 5 +++++ > > 2 files changed, 6 insertions(+) > > > > diff --git a/drivers/iommu/dmar.c b/drivers/iommu/dmar.c > > index 4d6b7b5b37ee..3b36491c8bbb 100644 > > --- a/drivers/iommu/dmar.c > > +++ b/drivers/iommu/dmar.c > > @@ -963,6 +963,7 @@ static int map_iommu(struct intel_iommu *iommu, > > u64 phys_addr) > > warn_invalid_dmar(phys_addr, " returns all ones"); > > goto unmap; > > } > > + iommu->vccap = dmar_readq(iommu->reg + DMAR_VCCAP_REG); > > > > /* the registers might be more than one page */ > > map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap), > > diff --git a/include/linux/intel-iommu.h > > b/include/linux/intel-iommu.h index 43539713b3b3..ccbf164fb711 > > 100644 --- a/include/linux/intel-iommu.h > > +++ b/include/linux/intel-iommu.h > > @@ -194,6 +194,9 @@ > > #define ecap_max_handle_mask(e) ((e >> 20) & 0xf) > > #define ecap_sc_support(e) ((e >> 7) & 0x1) /* Snooping > > Control */ > > > > +/* Virtual command interface capabilities */ > > capabilities -> capability Will do, I was thinking the future :) Thanks, Jacob > > Reviewed-by: Kevin Tian > > > +#define vccap_pasid(v) ((v & DMA_VCS_PAS)) /* PASID > > allocation */ > > + > > /* IOTLB_REG */ > > #define DMA_TLB_FLUSH_GRANU_OFFSET 60 > > #define DMA_TLB_GLOBAL_FLUSH (((u64)1) << 60) > > @@ -287,6 +290,7 @@ > > > > /* PRS_REG */ > > #define DMA_PRS_PPR ((u32)1) > > +#define DMA_VCS_PAS ((u64)1) > > > > #define IOMMU_WAIT_OP(iommu, offset, op, cond, sts) > > \ > > do > > { > > \ @@ -537,6 +541,7 @@ struct intel_iommu { u64 > > reg_size; /* size of hw register set */ u64 cap; > > u64 ecap; > > + u64 vccap; > > u32 gcmd; /* Holds TE, EAFL. Don't need > > SRTP, SFL, WBF */ > > raw_spinlock_t register_lock; /* protect register > > handling */ int seq_id; /* sequence id of the > > iommu */ -- > > 2.7.4 > [Jacob Pan]