Received: by 2002:a25:6193:0:0:0:0:0 with SMTP id v141csp428939ybb; Fri, 3 Apr 2020 05:33:37 -0700 (PDT) X-Google-Smtp-Source: APiQypIbYJz8+09XQ67laV05d440oWKa5eLW8YJnqC6MfDtRzT42y7DLjvicxu/Ny+e/JxtYwvZa X-Received: by 2002:a9d:d52:: with SMTP id 76mr6181327oti.307.1585917216937; Fri, 03 Apr 2020 05:33:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1585917216; cv=none; d=google.com; s=arc-20160816; b=awODTmJn4xAvCFV9bGYUnTbOH0gTomtgJNQR0kQeezembrP5BwWRBu1UjQg3sWAXNM o7ZzNUZxxjKrGs2YWRBuJSWGd07xHULAkNly2AmMx637pHZieP+C7rkL4HZGFNJL6Z4J lmobS36CR1lQcGxPYFZFi9b07Q8AzdfCU3QjBkUZN80ng+5bcHIxhoIyi/HBI5A4suni 40J9/k88iOJiX8MVs6EWTcrLtAvBvW8WdBliT+bE3q4FNEcAvAldnTUfnw2VvZmJH/gw FISCy2T7/ldifhLj4w+k3fZjZFU20976SGyppXUZ2sxHLYnHS/KUqi08KWEcQcwE349U 4BdA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=AXPgUDPYtsCkXU4bu4n3Gex+EmAbQTrHV+nNERuDaY8=; b=SgojVVM0HlvogblsL79lohW2BlXYDE6nFbsyXPxNg6mAqmqYHnmQ7QfE0+s/1bbKCC 7QYWdjbIPG3FDaviMPG08yvSNUyK2iNVEKPqvZKgk0InxPZr+Y51JoSSJJLDPSoFQ3yb APejxewcBsYd3VZ8WhhpjpUXP9yCoe+bvWz5xctVkC9cmYGTIyEJCyK9EtCF4KZv2Vbs e9vFoK9iSdmxzthoN1Tsiudh8NM+LavufZCKUQMnLzHxL6H9ztWjm+g4ytQah2BwaASM xEOQTVvAI+cZcp9fBgeeIEc7gZKw49c63wjZTIaoSNZuPjWax2SWptnZF3sQcCirqglx TUpw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u28si4153821otg.14.2020.04.03.05.33.24; Fri, 03 Apr 2020 05:33:36 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2403814AbgDCLxS (ORCPT + 99 others); Fri, 3 Apr 2020 07:53:18 -0400 Received: from mail-ed1-f68.google.com ([209.85.208.68]:42747 "EHLO mail-ed1-f68.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726087AbgDCLxS (ORCPT ); Fri, 3 Apr 2020 07:53:18 -0400 Received: by mail-ed1-f68.google.com with SMTP id cw6so8900776edb.9; Fri, 03 Apr 2020 04:53:17 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to:user-agent; bh=AXPgUDPYtsCkXU4bu4n3Gex+EmAbQTrHV+nNERuDaY8=; b=PVjOzzEj7WFBiBoO23XxaLIZJIQINqDeMGwTUKr+NGs9SBap6YcgbLOBx2cyvZuacS PmZ31Y7v1LsRDnTPsjwziBMRrzyEiN54jmhAenKF26R1Z1q3Gi+bbfFu9s6i5+ygaIek hPAt7QakwmYcdD317S8+BYorvBHQNYGFwj3KupJoAUFSfEv6Y91VCgpaiLUVe3Hdefn8 28HYD8Ok90J0sk38cKkzmgJ6JSFUsQfImXCIg38YIMOsDdjSOWuiQ6kjoBMI1n6yMp6t ofYH15VXHJJ0GVOF3F7yhl6UI5QYRnerkeqvOneAMwgcX4eNZlXa9eKeAP/of8scqpyH 3pmg== X-Gm-Message-State: AGi0PuaroM7+e8LZdYfdbWS9S1kxHOocgUiE1KMGVE+vCy5wCEjO/XLD UeSlY2cIEl1ykExzOSEHlmI= X-Received: by 2002:a50:c945:: with SMTP id p5mr6997598edh.122.1585914796254; Fri, 03 Apr 2020 04:53:16 -0700 (PDT) Received: from kozik-lap ([194.230.155.125]) by smtp.googlemail.com with ESMTPSA id p4sm1604187eju.57.2020.04.03.04.53.14 (version=TLS1_2 cipher=ECDHE-RSA-CHACHA20-POLY1305 bits=256/256); Fri, 03 Apr 2020 04:53:15 -0700 (PDT) Date: Fri, 3 Apr 2020 13:53:13 +0200 From: Krzysztof Kozlowski To: Greg KH Cc: Hyunki Koo , Kukjin Kim , Jiri Slaby , linux-arm-kernel@lists.infradead.org, linux-samsung-soc@vger.kernel.org, linux-serial@vger.kernel.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH v4] tty: samsung_tty: 32-bit access for TX/RX hold registers Message-ID: <20200403115313.GA29484@kozik-lap> References: <20200401082721.19431-1-hyunki00.koo@samsung.com> <20200403111511.10598-1-hyunki00.koo@samsung.com> <20200403114237.GA3797881@kroah.com> MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline In-Reply-To: <20200403114237.GA3797881@kroah.com> User-Agent: Mutt/1.9.4 (2018-02-28) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri, Apr 03, 2020 at 01:42:37PM +0200, Greg KH wrote: > On Fri, Apr 03, 2020 at 08:15:10PM +0900, Hyunki Koo wrote: > > Support 32-bit access for the TX/RX hold registers UTXH and URXH. > > > > This is required for some newer SoCs. > > > > Signed-off-by: Hyunki Koo > > --- > > v2: > > line 954 : change rd_regl to rd_reg in for backward compatibility. > > line 2031: Add init value for ourport->port.iotype to UPIO_MEM > > v3: > > line 2031: remove redundant init value for ourport->port.iotype > > v4: > > correct variable types and change misleading function name > > --- > > drivers/tty/serial/samsung_tty.c | 76 +++++++++++++++++++++++++++++++++------- > > 1 file changed, 64 insertions(+), 12 deletions(-) > > > > diff --git a/drivers/tty/serial/samsung_tty.c b/drivers/tty/serial/samsung_tty.c > > index 73f951d65b93..bdf1d4d12cb1 100644 > > --- a/drivers/tty/serial/samsung_tty.c > > +++ b/drivers/tty/serial/samsung_tty.c > > @@ -154,12 +154,47 @@ struct s3c24xx_uart_port { > > #define portaddrl(port, reg) \ > > ((unsigned long *)(unsigned long)((port)->membase + (reg))) > > > > -#define rd_regb(port, reg) (readb_relaxed(portaddr(port, reg))) > > +static u32 rd_reg(struct uart_port *port, u32 reg) > > +{ > > + switch (port->iotype) { > > + case UPIO_MEM: > > + return readb_relaxed(portaddr(port, reg)); > > + case UPIO_MEM32: > > + return readl_relaxed(portaddr(port, reg)); > > + default: > > + return 0; > > + } > > + return 0; > > +} > > + > > #define rd_regl(port, reg) (readl_relaxed(portaddr(port, reg))) > > > > -#define wr_regb(port, reg, val) writeb_relaxed(val, portaddr(port, reg)) > > +static void wr_reg(struct uart_port *port, u32 reg, u32 val) > > +{ > > + switch (port->iotype) { > > + case UPIO_MEM: > > + writeb_relaxed(val, portaddr(port, reg)); > > + break; > > + case UPIO_MEM32: > > + writel_relaxed(val, portaddr(port, reg)); > > + break; > > + } > > +} > > + > > #define wr_regl(port, reg, val) writel_relaxed(val, portaddr(port, reg)) > > > > +static void wr_reg_barrier(struct uart_port *port, u32 reg, u32 val) > > +{ > > + switch (port->iotype) { > > + case UPIO_MEM: > > + writeb(val, portaddr(port, reg)); > > + break; > > + case UPIO_MEM32: > > + writel(val, portaddr(port, reg)); > > + break; > > + } > > +} > > why do you have a default for the read function, but not the write > functions? The default for read will never happen and it returns bogus value just to satisfy the compiler. That's my understanding. What would you like to do for writes()? Print error msg? No point, it should not happen because of check in probe(). > > > + > > /* Byte-order aware bit setting/clearing functions. */ > > > > static inline void s3c24xx_set_bit(struct uart_port *port, int idx, > > @@ -714,7 +749,7 @@ static void s3c24xx_serial_rx_drain_fifo(struct s3c24xx_uart_port *ourport) > > fifocnt--; > > > > uerstat = rd_regl(port, S3C2410_UERSTAT); > > - ch = rd_regb(port, S3C2410_URXH); > > + ch = rd_reg(port, S3C2410_URXH); > > > > if (port->flags & UPF_CONS_FLOW) { > > int txe = s3c24xx_serial_txempty_nofifo(port); > > @@ -826,7 +861,7 @@ static irqreturn_t s3c24xx_serial_tx_chars(int irq, void *id) > > } > > > > if (port->x_char) { > > - wr_regb(port, S3C2410_UTXH, port->x_char); > > + wr_reg(port, S3C2410_UTXH, port->x_char); > > port->icount.tx++; > > port->x_char = 0; > > goto out; > > @@ -852,7 +887,7 @@ static irqreturn_t s3c24xx_serial_tx_chars(int irq, void *id) > > if (rd_regl(port, S3C2410_UFSTAT) & ourport->info->tx_fifofull) > > break; > > > > - wr_regb(port, S3C2410_UTXH, xmit->buf[xmit->tail]); > > + wr_reg(port, S3C2410_UTXH, xmit->buf[xmit->tail]); > > xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); > > port->icount.tx++; > > count--; > > @@ -916,7 +951,7 @@ static unsigned int s3c24xx_serial_tx_empty(struct uart_port *port) > > /* no modem control lines */ > > static unsigned int s3c24xx_serial_get_mctrl(struct uart_port *port) > > { > > - unsigned int umstat = rd_regb(port, S3C2410_UMSTAT); > > + unsigned int umstat = rd_reg(port, S3C2410_UMSTAT); > > > > if (umstat & S3C2410_UMSTAT_CTS) > > return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; > > @@ -1974,7 +2009,7 @@ static int s3c24xx_serial_probe(struct platform_device *pdev) > > struct device_node *np = pdev->dev.of_node; > > struct s3c24xx_uart_port *ourport; > > int index = probe_index; > > - int ret; > > + int ret, prop = 0; > > > > if (np) { > > ret = of_alias_get_id(np, "serial"); > > @@ -2000,10 +2035,27 @@ static int s3c24xx_serial_probe(struct platform_device *pdev) > > dev_get_platdata(&pdev->dev) : > > ourport->drv_data->def_cfg; > > > > - if (np) > > + if (np) { > > of_property_read_u32(np, > > "samsung,uart-fifosize", &ourport->port.fifosize); > > > > + if (of_property_read_u32(np, "reg-io-width", &prop) == 0) { > > + switch (prop) { > > + case 1: > > + ourport->port.iotype = UPIO_MEM; > > + break; > > + case 4: > > + ourport->port.iotype = UPIO_MEM32; > > + break; > > + default: > > + dev_warn(&pdev->dev, "unsupported reg-io-width (%d)\n", > > + prop); > > + ret = -EINVAL; > > + break; > > + } > > + } > > + } > > If the property is not there, the type will be uninitialized and no > warning will be spit out, are you sure you want to do that? The default value from initial ourport will be used, which is UPIO_MEM. This way it is backward compatible. Best regards, Krzysztof