Received: by 2002:a25:6193:0:0:0:0:0 with SMTP id v141csp1320248ybb; Wed, 8 Apr 2020 22:53:23 -0700 (PDT) X-Google-Smtp-Source: APiQypLfpYqcANxvVXwp2wocAHKLUN1a9F3xQqGbCHmuHP9L8h1XgtI8nhQJy0n+HOu5O8ELkrwV X-Received: by 2002:aca:4046:: with SMTP id n67mr2513020oia.117.1586411603191; Wed, 08 Apr 2020 22:53:23 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1586411603; cv=none; d=google.com; s=arc-20160816; b=GTnxZTWPr9zpjoIW6X2N5jHfAyn84kFUNKl6ZEZ1k6TozIvKsrE3CzhESNlj/YyCaJ ltV+9LN+myyVT9C4LJ23vdKS7+H6juQ0QtdaqRULtZRzbfu+/8c8kOtnaW9j6/O84HdF l/+ZU4UsoPy1FUEe0yuyF37DiD9eDdoSJBrbQM4BkF3JASrBS+LCLdbHR1p9fAXOb2ET 3lca0PSgmNtrxH9Fqqsji3yna1k0mpUrA0iUR1ZfDFqQ2q+8zt9oAfr96Lp1owejPs0R /a5aVJuzdVmtEami1QVddU4l82v7cakO/iQPD7fdCWQKt/gZw/WG73QGB+EkvHR4f2Ne e0vA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :message-id:date:subject:cc:to:from:dkim-signature; bh=oD+3H5EUXyXsIZqvMLC6/CrJcPMIkJIU4sPceYOTfRs=; b=H+FmOrUDeL98xWaYgLfZ4tb5TrFaRh6SkMqSq47anBBALZQabk8rVyKPYcY83ovZHG rvtEs/9A2hsD+kw/GD3cIIlFSmq4BFIZVpRxs6hUSso85/ylJ3aje4i3lJ5owm+oC0Lw knX/PXyESw5Ai+q9F714S+YIaW80X2Zv3VdMvAoSjPslo8np73IYCi3G3lHMtSdVNg6+ tpa6bDFS3tBR0KtxDt2NLbDtH3ZE61EfVqvXSP6lsmPuZfacr86+tsg0gjfqeKiMv08x rsjpY8GmrdJyG6sisbi6kYswbg0hzq/OgWah0JJmTft9ohyAweZPoUIcs0Uh65FKeUBF fnjQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=F1npRqch; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id m81si3004145oig.190.2020.04.08.22.53.05; Wed, 08 Apr 2020 22:53:23 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@chromium.org header.s=google header.b=F1npRqch; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=chromium.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1725828AbgDIFuW (ORCPT + 99 others); Thu, 9 Apr 2020 01:50:22 -0400 Received: from mail-pl1-f179.google.com ([209.85.214.179]:41450 "EHLO mail-pl1-f179.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725283AbgDIFuW (ORCPT ); Thu, 9 Apr 2020 01:50:22 -0400 Received: by mail-pl1-f179.google.com with SMTP id d24so3441565pll.8 for ; Wed, 08 Apr 2020 22:50:22 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=chromium.org; s=google; h=from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=oD+3H5EUXyXsIZqvMLC6/CrJcPMIkJIU4sPceYOTfRs=; b=F1npRqchyAr0X0Lz8WopTJ4+ES+oIcIfoiGvDxtYi2XSm8IP40UWH46FMGHafKnYGr XB4qW92qvkHjtS+KUYVDdB62YtBL3aPuusfHH+Cf0KWY159W+Xj5RcIvtBa635UW7aab d9HzZdAscSUZIsTJP7zcM9NPOrAbilWA6706Y= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding; bh=oD+3H5EUXyXsIZqvMLC6/CrJcPMIkJIU4sPceYOTfRs=; b=ZvW3/P/MeNYIwsnLPQ5G1tblfXTYtg13ND7G9whaf7gLAYNFpW6Ne1lJzAvTSOr/Fm YesGG8THfmnqXyMFzVDBcOR1kLNaTSGb61bWyBqUdLOSNg74DbiOJ6JFYp37R1bWeADJ VCRO41P2jT85hUPNBaAJz2hzWnGzUAOSTFMPaqVheWyOkS5rzALbnRIipgCpXi54HjLk 8LPr+nXeWz3sGT8UE4LqmUDSoC1FXrjVfXEWA+0xefQffBRuxiFl/IJfx6Ne9mfgia4E epGTLd7KlPAb4Ft2LszX98FP3Ah3pSX3p2gnveECGh8zzC0z1Akwn72Wa1tGvrpqLkPb 2EGw== X-Gm-Message-State: AGi0PuaxrtJEo8VhOUhxdfS9+9jAyrlnM+hv/LnHMlbmL6yOh63xIkMa oQ2E9woaIArvNn3brye2FHvkTg== X-Received: by 2002:a17:902:7897:: with SMTP id q23mr10557900pll.312.1586411421919; Wed, 08 Apr 2020 22:50:21 -0700 (PDT) Received: from hsinyi-z840.tpe.corp.google.com ([2401:fa00:1:10:b852:bd51:9305:4261]) by smtp.gmail.com with ESMTPSA id 198sm18471721pfa.87.2020.04.08.22.50.19 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 08 Apr 2020 22:50:21 -0700 (PDT) From: Hsin-Yi Wang To: linux-arm-kernel@lists.infradead.org Cc: Rob Herring , Matthias Brugger , devicetree@vger.kernel.org, linux-mediatek@lists.infradead.org, linux-kernel@vger.kernel.org, Chun-Kuang Hu , Enric Balletbo i Serra Subject: [PATCH v2] arm64: dts: mt8173: Add gce setting in mmsys and display node Date: Thu, 9 Apr 2020 13:50:12 +0800 Message-Id: <20200409055012.199320-1-hsinyi@chromium.org> X-Mailer: git-send-email 2.26.0.292.g33ef6b2f38-goog MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org In order to use GCE function, we need add some informations into display node (mboxes, mediatek,gce-client-reg, mediatek,gce-events). Signed-off-by: Hsin-Yi Wang Reviewed-by: Bibby Hsieh --- change log: v1->v2: align with 19d8e335d58a ("dt-binding: gce: remove atomic_exec in mboxes property") 60fa8c13ab1a ("drm/mediatek: Move gce event property to mutex device node") --- arch/arm64/boot/dts/mediatek/mt8173.dtsi | 18 +++++++++++++++++- 1 file changed, 17 insertions(+), 1 deletion(-) diff --git a/arch/arm64/boot/dts/mediatek/mt8173.dtsi b/arch/arm64/boot/dts/mediatek/mt8173.dtsi index ccb8e88a60c5..8337ba42845d 100644 --- a/arch/arm64/boot/dts/mediatek/mt8173.dtsi +++ b/arch/arm64/boot/dts/mediatek/mt8173.dtsi @@ -549,7 +549,7 @@ gce: mailbox@10212000 { interrupts = ; clocks = <&infracfg CLK_INFRA_GCE>; clock-names = "gce"; - #mbox-cells = <3>; + #mbox-cells = <2>; }; mipi_tx0: mipi-dphy@10215000 { @@ -916,6 +916,9 @@ mmsys: clock-controller@14000000 { assigned-clocks = <&topckgen CLK_TOP_MM_SEL>; assigned-clock-rates = <400000000>; #clock-cells = <1>; + mboxes = <&gce 0 CMDQ_THR_PRIO_HIGHEST>, + <&gce 1 CMDQ_THR_PRIO_HIGHEST>; + mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0 0x1000>; }; mdp_rdma0: rdma@14001000 { @@ -996,6 +999,7 @@ ovl0: ovl@1400c000 { clocks = <&mmsys CLK_MM_DISP_OVL0>; iommus = <&iommu M4U_PORT_DISP_OVL0>; mediatek,larb = <&larb0>; + mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xc000 0x1000>; }; ovl1: ovl@1400d000 { @@ -1006,6 +1010,7 @@ ovl1: ovl@1400d000 { clocks = <&mmsys CLK_MM_DISP_OVL1>; iommus = <&iommu M4U_PORT_DISP_OVL1>; mediatek,larb = <&larb4>; + mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xd000 0x1000>; }; rdma0: rdma@1400e000 { @@ -1016,6 +1021,7 @@ rdma0: rdma@1400e000 { clocks = <&mmsys CLK_MM_DISP_RDMA0>; iommus = <&iommu M4U_PORT_DISP_RDMA0>; mediatek,larb = <&larb0>; + mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xe000 0x1000>; }; rdma1: rdma@1400f000 { @@ -1026,6 +1032,7 @@ rdma1: rdma@1400f000 { clocks = <&mmsys CLK_MM_DISP_RDMA1>; iommus = <&iommu M4U_PORT_DISP_RDMA1>; mediatek,larb = <&larb4>; + mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xf000 0x1000>; }; rdma2: rdma@14010000 { @@ -1036,6 +1043,7 @@ rdma2: rdma@14010000 { clocks = <&mmsys CLK_MM_DISP_RDMA2>; iommus = <&iommu M4U_PORT_DISP_RDMA2>; mediatek,larb = <&larb4>; + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0 0x1000>; }; wdma0: wdma@14011000 { @@ -1046,6 +1054,7 @@ wdma0: wdma@14011000 { clocks = <&mmsys CLK_MM_DISP_WDMA0>; iommus = <&iommu M4U_PORT_DISP_WDMA0>; mediatek,larb = <&larb0>; + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x1000 0x1000>; }; wdma1: wdma@14012000 { @@ -1056,6 +1065,7 @@ wdma1: wdma@14012000 { clocks = <&mmsys CLK_MM_DISP_WDMA1>; iommus = <&iommu M4U_PORT_DISP_WDMA1>; mediatek,larb = <&larb4>; + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x2000 0x1000>; }; color0: color@14013000 { @@ -1064,6 +1074,7 @@ color0: color@14013000 { interrupts = ; power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; clocks = <&mmsys CLK_MM_DISP_COLOR0>; + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x3000 0x1000>; }; color1: color@14014000 { @@ -1072,6 +1083,7 @@ color1: color@14014000 { interrupts = ; power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; clocks = <&mmsys CLK_MM_DISP_COLOR1>; + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x4000 0x1000>; }; aal@14015000 { @@ -1080,6 +1092,7 @@ aal@14015000 { interrupts = ; power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; clocks = <&mmsys CLK_MM_DISP_AAL>; + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x5000 0x1000>; }; gamma@14016000 { @@ -1088,6 +1101,7 @@ gamma@14016000 { interrupts = ; power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; clocks = <&mmsys CLK_MM_DISP_GAMMA>; + mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x6000 0x1000>; }; merge@14017000 { @@ -1193,6 +1207,8 @@ mutex: mutex@14020000 { interrupts = ; power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>; clocks = <&mmsys CLK_MM_MUTEX_32K>; + mediatek,gce-events = , + ; }; larb0: larb@14021000 { -- 2.26.0.292.g33ef6b2f38-goog