Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp1229552ybz; Thu, 16 Apr 2020 05:29:04 -0700 (PDT) X-Google-Smtp-Source: APiQypJ00SEVQ3WiVBI5fTGGkK1pMcsDb2ytvONiVEBvn9WAMKhqYPVrrdaFdi5hSrnMQdx4Y5Wr X-Received: by 2002:a50:9ea3:: with SMTP id a32mr9336301edf.18.1587040144329; Thu, 16 Apr 2020 05:29:04 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1587040144; cv=none; d=google.com; s=arc-20160816; b=wR7QEJ3qWB7iLKFZbQco932nNNyN84gsVpH/jDqASODSkly56+Ji5AHr7Zb9qZo8Ol k27WuLjQ6+YaaNgiLGgo/rC/ewnFGYQA73+Aq3bkM9+HBI7KtaKMoNO54KsmRjggSnja xgB5pZzA57LEGTnbMgQuOXk0DgEDzIWU9ByJMbHdRrYq2FaQzZM6Sw5ZBZvCMhBKV3rR //WTH1PAAq0AvIvcuuJr0pltN3GAg4ynSRXprLheZZbKC1R23ZmHiW2+TcWcx0/7BQx0 zrYBLwkkq4dmskwfGwB1tLbb+cWkRhxgyhm0WbUZdcAevm806bB/9c+SvkZ92cXftSxs Y3Cg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:dkim-signature; bh=6+zoPumabDR7wfNBhA607mfTPqFnvtYyNRR6pkJeNRc=; b=hQGgPZwn2uVlDP8/Ec0k63jvAq0YNU+b0vqQYYAmvgEDv4VjLhlXp7tWdbwXP0Ioye /oA197mqh8grG3suySeYkEQxv73PwgNAIOWGw8KCO6kjxhHNyNk5vVOPLsqgF2WtzKje bKxhaG3seZ5FsPWgUXmuMqUxVMsDAYok86ya0gg3h+ZwUSY/4yORzutJkVr29SpFg+es tvznHnQmOXfNAjNy4KHRmwWVRPiRULQQrUGkhCl168BriLXVq+N8ZXf3/IsdF8Qn8rUh 9TEyjg38oo1Fw++2T2d00fE2m9YQXOrmCEYT9riu6HUkHRrK8FdBqcXNB9Zo3Tt2l+YM 8c6Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=rrikCjo6; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id d4si11616427edz.591.2020.04.16.05.28.41; Thu, 16 Apr 2020 05:29:04 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=rrikCjo6; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2635491AbgDPM1F (ORCPT + 99 others); Thu, 16 Apr 2020 08:27:05 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:46298 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S2635437AbgDPM1D (ORCPT ); Thu, 16 Apr 2020 08:27:03 -0400 Received: from mail-pj1-x1042.google.com (mail-pj1-x1042.google.com [IPv6:2607:f8b0:4864:20::1042]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 3ACF7C061A0C; Thu, 16 Apr 2020 05:27:03 -0700 (PDT) Received: by mail-pj1-x1042.google.com with SMTP id cl8so1320435pjb.3; Thu, 16 Apr 2020 05:27:03 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=6+zoPumabDR7wfNBhA607mfTPqFnvtYyNRR6pkJeNRc=; b=rrikCjo6OmPHVrOCaLm+Gva1H4yWEszY4mga/U1BhLvHHvvxk+RJGnSk8pXyWGDTgr ArZtQrXxCKbrMHwqCytmTWKdLrkD+mr9kWeBopESSnNTEUA6HwR18Bkpdg4+3EWHk+o/ xOXwi90aVScXBzuqmuuquFT7mOyKeS0eAKYQRF3N6HM6P81Dl89CnOdCI2PIDo3bfAVb OL48EkapNSlDBThy5XhtEXvkOG6atbCLx2m23ifH//EO8ch2NKiuNU4hxZz9z2o/UrzZ AKN/dhyxPRoqSMtcHzhsflPexM1QwhfQXOejLz7kBkK1fSV5DIkhjRUBs9AltBnBTIsS aGRA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=6+zoPumabDR7wfNBhA607mfTPqFnvtYyNRR6pkJeNRc=; b=LN5W4JxgHksgxHpl453SFZ8qdupwKp45muqTbyHM7d/7T8jaRQGZtB0/eqgd/Mjn6a tsUHN4Nnbc3SdYM21xynyEOU4ruAIR2A0GGs9nCOHJKJKJKcWrq4kSPc9oW34/OLiar8 qYKEWAqPOJHqIFP1+QM/ZRa/o6KYgU2tpdLp7J6vYzFAXKScV19tOEOUsgDaSfGItVBH 4saPxW79fVysQMMmsr2ukllzLhmvAkvfxCnEY8S5/3XIzD+muiXXB8LUwLBpZsGX/oCe 8gsqnmstFhUBsDmTwvyf9LsS+EtSMB6LhmPC1Hiwi4YQ448znsW8QrMJ6/6h21eGDc6K E5ug== X-Gm-Message-State: AGi0PuYtZ1i/GWAHqXLQCfPlkAuuqDzJ++TOFwUowLm2efz1P2ns9AYq O/QpmvAU1PkOboO8wjYYaLyWquBfSl2IvDJHac4= X-Received: by 2002:a17:902:854a:: with SMTP id d10mr8026966plo.262.1587040022687; Thu, 16 Apr 2020 05:27:02 -0700 (PDT) MIME-Version: 1.0 References: <20200414022433.36622-3-vadivel.muruganx.ramuthevar@linux.intel.com> <20200415220533.733834-1-martin.blumenstingl@googlemail.com> <20200416113822.2ef326cb@collabora.com> <18568cf6-2955-472e-7b68-eb35e654a906@linux.intel.com> <20200416122619.2c481792@collabora.com> <20200416131725.51259573@collabora.com> <20200416135711.039ba85c@collabora.com> In-Reply-To: <20200416135711.039ba85c@collabora.com> From: Andy Shevchenko Date: Thu, 16 Apr 2020 15:26:51 +0300 Message-ID: Subject: Re: [PATCH v1 2/2] mtd: rawnand: Add NAND controller support on Intel LGM SoC To: Boris Brezillon Cc: "Ramuthevar, Vadivel MuruganX" , Martin Blumenstingl , Anders Roxell , Andriy Shevchenko , Arnd Bergmann , Brendan Higgins , cheol.yong.kim@intel.com, devicetree , Linux Kernel Mailing List , "open list:MEMORY TECHNOLOGY..." , masonccyang@mxic.com.tw, Miquel Raynal , piotrs@cadence.com, qi-ming.wu@intel.com, Richard Weinberger , Rob Herring , Thomas Gleixner , Vignesh R Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Apr 16, 2020 at 3:03 PM Boris Brezillon wrote: > On Thu, 16 Apr 2020 19:38:03 +0800 > "Ramuthevar, Vadivel MuruganX" > wrote: > > On 16/4/2020 7:17 pm, Boris Brezillon wrote: > > > On Thu, 16 Apr 2020 18:40:53 +0800 > > > "Ramuthevar, Vadivel MuruganX" > > > wrote: ... > > There are different features involved and lines of code is more, if we > > add new driver patches over xway-nand driver > > How about retro-fitting the xway logic into your driver then? I mean, > adding a 100 lines of code to your driver to get rid of the 500+ lines > we have in xway_nand.c is still a win. > > > > > is completely looks ugly and it may disturb the existing functionality > > as well since we don't have platform to validate:'(. > > How ugly? Can you show us? Maybe we can come with a solution to make it > less ugly. > > As for the testing part, there are 4 scenarios: > > 1/ Your changes work perfectly fine on older platforms. Yay \o/! > 2/ You break the xway driver and existing users notice it before this > series gets merged. Now you found someone to validate your changes. > 3/ You break the xway driver and none of the existing users notice it > before the driver is merged, but they notice it afterwards. Too bad > this happened after we've merged the driver, but now you've found > someone to help you fix the problem :P. > 4/ You break things for old platforms but no one ever complains about > it, either because there's no users left or because they never > update their kernels. In any case, that's no longer your problem. > Someone will remove those old platforms one day and get rid of the > unneeded code in the NAND driver. > > What's more likely to happen is #3 or #4, and I think the NAND > maintainer would be fine with both. > > Note that the NAND subsystem is full of unmaintained legacy drivers, so > every time we see someone who could help us get rid or update one of > them we have to take this opportunity. Don't we rather insist to have a MAINTAINERS record for new code to avoid (or delay at least) the fate of the legacy drivers? -- With Best Regards, Andy Shevchenko