Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp1681470ybz; Thu, 16 Apr 2020 13:34:57 -0700 (PDT) X-Google-Smtp-Source: APiQypJz4BwgRJ6D6pCQcZsubYRxGY/CaifWZ16NNdkTA+2UWKqToyVad3bl8ydxEQ88oGlcrHFy X-Received: by 2002:a50:cd89:: with SMTP id p9mr41368edi.188.1587069297790; Thu, 16 Apr 2020 13:34:57 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1587069297; cv=none; d=google.com; s=arc-20160816; b=RIaKagaP0VK2w11C2vsoZ/iPBv1qr2Lhwp/S/VGVdYTTzFkUPSpmzbzFWsiEhftP3f kOGXxF4rctFRX3lKMnv0UbJJR3DBdXCjK+QO6K/vUYfxm3qT/3N8rc0rU3PaLoMW32uF UKNLoWOQdQjUA3SY1ekPfTtgXfWxp0QZeWyubPQLpWGAOZcvd6MaHE1A8fpW22ADYa3L +YERSk8FzuYAUmTs6Hp1YZE+iFg4zuktspSEp/Wu4PN5zwp7Gao6Hm5pjtOqgjoeJbY5 Pe3XjNq9ym6l7Z/PgPmoyo6pvZJsWK+CoIKcQEUL4VELKNr0w+qyQ+oN0OpIL4aKV1sv 6eCw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=tEJnMkZw0RJ36/X+ECc1wDu3rwX96mNLlTRyC+ecg4U=; b=HsQddWkpslNQjAvrkQRJ4lChyTLYDR0/rSnTfpnQGo10zH7uIMwPxgC7TdZc0lFzy1 H242sj6UnsnTUp5SkPCGfcQRid1x7C7/ThU3m8nvcOaOjtpXB/MzIU72vc4ggGp2uEbf vMfXBxBC68HilWG+aqjLdkwXGHjIHYvDiBohhPpA6djJ3C5C0lI2IaJ884iX/dPI5zdY VPS8Xfn7Q2ZVBNDPUxYKgbgfpwAONVWJiIyCgvbPbiTRBwvvdhL06lrTwrvRf7Ujvzch 1o7RMAB8iAx9bVcFbpEUtpGzmRcaFkyGoyr3EhD9XxCU+R/uUsCcVst/EzSg00VrvOsb Invg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=uphDWYUj; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id i17si13065317ejh.276.2020.04.16.13.34.34; Thu, 16 Apr 2020 13:34:57 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=uphDWYUj; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2395209AbgDPP0G (ORCPT + 99 others); Thu, 16 Apr 2020 11:26:06 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:45714 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S2442485AbgDPPZQ (ORCPT ); Thu, 16 Apr 2020 11:25:16 -0400 Received: from mail-wr1-x443.google.com (mail-wr1-x443.google.com [IPv6:2a00:1450:4864:20::443]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id D9737C061A10 for ; Thu, 16 Apr 2020 08:25:14 -0700 (PDT) Received: by mail-wr1-x443.google.com with SMTP id h9so5306065wrc.8 for ; Thu, 16 Apr 2020 08:25:14 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=tEJnMkZw0RJ36/X+ECc1wDu3rwX96mNLlTRyC+ecg4U=; b=uphDWYUjdVH+wTPu3vZ5qko80GhYY4bEnpaLdGCRQxYsa5xQygV+jhvBNY6u96N805 XPGI8maKX4H65Pqo/cMOmdud7o1OFpzHdsZOryhxEe34Nra0xsrg9+zweVhDdaWAApQY JvsUvC4BU+w9WWiGwRq3u8kwzpU/JRWGIfEWmbOGcA2wQmVVcOUxLi8mDTWRrYEDW6HM 7kOCeDY8LRbf2HpDO/JG0+zgPi9k9lZKl+2wpIEcg7AkQLnVzJFpcjDcL+n1m3FuVw1h f8+viuSBFwwpqA+hGYmboESVwbRenIUdVkaiDBRhw30mw4G9O7xoLkuH9QQs4bImm9Oq vetA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=tEJnMkZw0RJ36/X+ECc1wDu3rwX96mNLlTRyC+ecg4U=; b=C4op30xS4xrkqaeW1fe/EJQCPab1+0pH6qfdrY8mL4s7isv7vZ5ckvOXkH+eu9j3tc c61nHK1wUrlmOkg68wini/oRI8Zxmt72nNBg8tmVie141LXGeOoWjxCT29fFQxZL/0+e OzoDYpxUgx8QKFVDv7OMLGhJ2EarVuhTk+7dJcX9NzbFyAKc3hXBLuueavOAtvuchaCm Bw+9/i78akUmDcDUQxjyaILmtOySYNuwK6pfLOwcOu2YmoDNmUWXgBhRnkC9UE1BYUkn d0fF/0fmNROnQ+10m1r9dnK0FYdrmWNSqJZflEtAHZxbJr4Gw4xI6LbRkE72uGQzZ6t4 9GUw== X-Gm-Message-State: AGi0PuaUb/XRxgTH9AtEnGpcVqsIbLKg9z3rnfC1bDjbdKOPZR5wKopg VSQS1piWs3Up/ohc6ecjHwut0Q== X-Received: by 2002:a5d:68ca:: with SMTP id p10mr35766334wrw.154.1587050713430; Thu, 16 Apr 2020 08:25:13 -0700 (PDT) Received: from localhost.localdomain ([2a01:e35:2ec0:82b0:39cc:a07:8b48:cc56]) by smtp.gmail.com with ESMTPSA id i17sm18019489wru.39.2020.04.16.08.25.11 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 16 Apr 2020 08:25:12 -0700 (PDT) From: Neil Armstrong To: daniel@ffwll.ch, dri-devel@lists.freedesktop.org Cc: Neil Armstrong , linux-amlogic@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Kevin Hilman Subject: [PATCH v5 4/8] drm/meson: crtc: handle commit of Amlogic FBC frames Date: Thu, 16 Apr 2020 17:24:56 +0200 Message-Id: <20200416152500.29429-5-narmstrong@baylibre.com> X-Mailer: git-send-email 2.22.0 In-Reply-To: <20200416152500.29429-1-narmstrong@baylibre.com> References: <20200416152500.29429-1-narmstrong@baylibre.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Since the VD1 Amlogic FBC decoder is now configured by the overlay driver, commit the right registers to decode the Amlogic FBC frame. Tested-by: Kevin Hilman Signed-off-by: Neil Armstrong --- drivers/gpu/drm/meson/meson_crtc.c | 118 +++++++++++++++++++++-------- 1 file changed, 88 insertions(+), 30 deletions(-) diff --git a/drivers/gpu/drm/meson/meson_crtc.c b/drivers/gpu/drm/meson/meson_crtc.c index e66b6271ff58..d6dcfd654e9c 100644 --- a/drivers/gpu/drm/meson/meson_crtc.c +++ b/drivers/gpu/drm/meson/meson_crtc.c @@ -291,6 +291,10 @@ static void meson_crtc_enable_vd1(struct meson_drm *priv) VPP_VD1_PREBLEND | VPP_VD1_POSTBLEND | VPP_COLOR_MNG_ENABLE, priv->io_base + _REG(VPP_MISC)); + + writel_bits_relaxed(VIU_CTRL0_AFBC_TO_VD1, + priv->viu.vd1_afbc ? VIU_CTRL0_AFBC_TO_VD1 : 0, + priv->io_base + _REG(VIU_MISC_CTRL0)); } static void meson_g12a_crtc_enable_vd1(struct meson_drm *priv) @@ -300,6 +304,10 @@ static void meson_g12a_crtc_enable_vd1(struct meson_drm *priv) VD_BLEND_POSTBLD_SRC_VD1 | VD_BLEND_POSTBLD_PREMULT_EN, priv->io_base + _REG(VD1_BLEND_SRC_CTRL)); + + writel_relaxed(priv->viu.vd1_afbc ? + (VD1_AXI_SEL_AFBC | AFBC_VD1_SEL) : 0, + priv->io_base + _REG(VD1_AFBCD0_MISC_CTRL)); } void meson_crtc_irq(struct meson_drm *priv) @@ -383,36 +391,86 @@ void meson_crtc_irq(struct meson_drm *priv) /* Update the VD1 registers */ if (priv->viu.vd1_enabled && priv->viu.vd1_commit) { - switch (priv->viu.vd1_planes) { - case 3: - meson_canvas_config(priv->canvas, - priv->canvas_id_vd1_2, - priv->viu.vd1_addr2, - priv->viu.vd1_stride2, - priv->viu.vd1_height2, - MESON_CANVAS_WRAP_NONE, - MESON_CANVAS_BLKMODE_LINEAR, - MESON_CANVAS_ENDIAN_SWAP64); - /* fallthrough */ - case 2: - meson_canvas_config(priv->canvas, - priv->canvas_id_vd1_1, - priv->viu.vd1_addr1, - priv->viu.vd1_stride1, - priv->viu.vd1_height1, - MESON_CANVAS_WRAP_NONE, - MESON_CANVAS_BLKMODE_LINEAR, - MESON_CANVAS_ENDIAN_SWAP64); - /* fallthrough */ - case 1: - meson_canvas_config(priv->canvas, - priv->canvas_id_vd1_0, - priv->viu.vd1_addr0, - priv->viu.vd1_stride0, - priv->viu.vd1_height0, - MESON_CANVAS_WRAP_NONE, - MESON_CANVAS_BLKMODE_LINEAR, - MESON_CANVAS_ENDIAN_SWAP64); + if (priv->viu.vd1_afbc) { + writel_relaxed(priv->viu.vd1_afbc_head_addr, + priv->io_base + + _REG(AFBC_HEAD_BADDR)); + writel_relaxed(priv->viu.vd1_afbc_body_addr, + priv->io_base + + _REG(AFBC_BODY_BADDR)); + writel_relaxed(priv->viu.vd1_afbc_en, + priv->io_base + + _REG(AFBC_ENABLE)); + writel_relaxed(priv->viu.vd1_afbc_mode, + priv->io_base + + _REG(AFBC_MODE)); + writel_relaxed(priv->viu.vd1_afbc_size_in, + priv->io_base + + _REG(AFBC_SIZE_IN)); + writel_relaxed(priv->viu.vd1_afbc_dec_def_color, + priv->io_base + + _REG(AFBC_DEC_DEF_COLOR)); + writel_relaxed(priv->viu.vd1_afbc_conv_ctrl, + priv->io_base + + _REG(AFBC_CONV_CTRL)); + writel_relaxed(priv->viu.vd1_afbc_size_out, + priv->io_base + + _REG(AFBC_SIZE_OUT)); + writel_relaxed(priv->viu.vd1_afbc_vd_cfmt_ctrl, + priv->io_base + + _REG(AFBC_VD_CFMT_CTRL)); + writel_relaxed(priv->viu.vd1_afbc_vd_cfmt_w, + priv->io_base + + _REG(AFBC_VD_CFMT_W)); + writel_relaxed(priv->viu.vd1_afbc_mif_hor_scope, + priv->io_base + + _REG(AFBC_MIF_HOR_SCOPE)); + writel_relaxed(priv->viu.vd1_afbc_mif_ver_scope, + priv->io_base + + _REG(AFBC_MIF_VER_SCOPE)); + writel_relaxed(priv->viu.vd1_afbc_pixel_hor_scope, + priv->io_base+ + _REG(AFBC_PIXEL_HOR_SCOPE)); + writel_relaxed(priv->viu.vd1_afbc_pixel_ver_scope, + priv->io_base + + _REG(AFBC_PIXEL_VER_SCOPE)); + writel_relaxed(priv->viu.vd1_afbc_vd_cfmt_h, + priv->io_base + + _REG(AFBC_VD_CFMT_H)); + } else { + switch (priv->viu.vd1_planes) { + case 3: + meson_canvas_config(priv->canvas, + priv->canvas_id_vd1_2, + priv->viu.vd1_addr2, + priv->viu.vd1_stride2, + priv->viu.vd1_height2, + MESON_CANVAS_WRAP_NONE, + MESON_CANVAS_BLKMODE_LINEAR, + MESON_CANVAS_ENDIAN_SWAP64); + /* fallthrough */ + case 2: + meson_canvas_config(priv->canvas, + priv->canvas_id_vd1_1, + priv->viu.vd1_addr1, + priv->viu.vd1_stride1, + priv->viu.vd1_height1, + MESON_CANVAS_WRAP_NONE, + MESON_CANVAS_BLKMODE_LINEAR, + MESON_CANVAS_ENDIAN_SWAP64); + /* fallthrough */ + case 1: + meson_canvas_config(priv->canvas, + priv->canvas_id_vd1_0, + priv->viu.vd1_addr0, + priv->viu.vd1_stride0, + priv->viu.vd1_height0, + MESON_CANVAS_WRAP_NONE, + MESON_CANVAS_BLKMODE_LINEAR, + MESON_CANVAS_ENDIAN_SWAP64); + } + + writel_relaxed(0, priv->io_base + _REG(AFBC_ENABLE)); } writel_relaxed(priv->viu.vd1_if0_gen_reg, -- 2.22.0