Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp3638891ybz; Mon, 20 Apr 2020 06:47:31 -0700 (PDT) X-Google-Smtp-Source: APiQypIsBogpUlpXe7ZTrykjmjb33vIq1TnInRa6wmmnKkBqfhzqnPbd8EEU7wTLm6jHv/K4YepE X-Received: by 2002:a17:907:118b:: with SMTP id uz11mr15697969ejb.89.1587390451688; Mon, 20 Apr 2020 06:47:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1587390451; cv=none; d=google.com; s=arc-20160816; b=U94vrewW3CbWhLSkYYVuwsTLuuHrLmKzeJAqsZkfy9nb5d0a0NqTOoTtL4WnVcWG7U lr3mfsFjY3JrGv5McxnEcICAMUYxdGHG8hy1PK45+9lS8h5PoBnyqPm8TULgYO9PAcuK 2VC7iJ7oPk+IdFPONFDvKFHJSWMOeNlshPy4swF8YCQv9dfrEYGAdq8y+tZmc7/49Y3x nPwb14lOhBPuxDvrpGK/Pj9NOHZfnp2VFRw7BYOXVpIfuR0mKzyvccYs2du0RlY/PSfV gVE/LCO6MavL9Vvchzo3ECrwIPUHB4pCCqxMeNDWtjXxslmSTJuzC/iOg0I+vLomoJ4K q1Vw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:dkim-signature; bh=eBxkQEjV5LwT97ZezRCcYQScn1j4krELuQFmG3AFDoc=; b=yX3E7p9V1Elfvhzigs9Tw+ko/kEk1NTZ1oN/c5xn5lMlfSxajApIcumdL4P5zd8CQ5 +afqN+/GFyyVqo5pOu7sJ4ri+W0ekVLkiQhHFYONby3M6t1nknejDX0KKYXCCo9tPWWX dBmhmE6eUbvk22eRujp5gAs1XeCxHVBGX+tC/a0o7zQ5WeCMX8X5iZh0x2fv6JIlSDC7 BTAMBgit2FkP0Ambz8Qzwr4+PzChZq2OlMjNAmd0FRoUblMuM/IwBCgEC6ewWSuiM6S7 SlbWoVUC+iacG8wpnCVrguMRs7GlA4iBef3AFwFV1Kp59whMFQM5Vqcr+K2B1j4yOm6p Zo9Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=aSpTEQXu; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c26si527705edr.177.2020.04.20.06.47.08; Mon, 20 Apr 2020 06:47:31 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@st.com header.s=STMicroelectronics header.b=aSpTEQXu; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=st.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726945AbgDTMQs (ORCPT + 99 others); Mon, 20 Apr 2020 08:16:48 -0400 Received: from mx07-00178001.pphosted.com ([62.209.51.94]:29456 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726287AbgDTMQq (ORCPT ); Mon, 20 Apr 2020 08:16:46 -0400 Received: from pps.filterd (m0046037.ppops.net [127.0.0.1]) by mx07-00178001.pphosted.com (8.16.0.42/8.16.0.42) with SMTP id 03KBqlIp014152; Mon, 20 Apr 2020 14:16:32 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=st.com; h=from : to : cc : subject : date : message-id : in-reply-to : references : mime-version : content-type; s=STMicroelectronics; bh=eBxkQEjV5LwT97ZezRCcYQScn1j4krELuQFmG3AFDoc=; b=aSpTEQXuPgl3WCbFH1QNy2b0/6+38UPpjakdrfxcTA/SOMkTlPPMpQygH7vt6wOCA0Yt vfGDisTbNIHbU5DK3GzhdgX9cAr2+AuQMgwHIAJ4t8OSDNm2AlfR+KO7TlftCEWk1U5x JXfTlWbkV+rx+HjR173jupLH8/SnPbHuOaca2wNYohTy0UAUQVjmzu4U/pClWws46jPV nanlqR62nX/c28ZT8UUjiV9zNPMEGTVieYScPKlXyiumd4KVbrwUmix3M4IRPHNVqTbi W99cGdv3JVV6uHj2632mKaeL1+GNSI/gK/K7FZBYnZfO9fdMZgnAerwmKaA2XPkgT0x5 LA== Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx07-00178001.pphosted.com with ESMTP id 30fqaw24dt-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Mon, 20 Apr 2020 14:16:32 +0200 Received: from euls16034.sgp.st.com (euls16034.sgp.st.com [10.75.44.20]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 5AD4610002A; Mon, 20 Apr 2020 14:16:32 +0200 (CEST) Received: from Webmail-eu.st.com (sfhdag3node3.st.com [10.75.127.9]) by euls16034.sgp.st.com (STMicroelectronics) with ESMTP id 9EB1620FA76; Mon, 20 Apr 2020 14:16:29 +0200 (CEST) Received: from localhost (10.75.127.50) by SFHDAG3NODE3.st.com (10.75.127.9) with Microsoft SMTP Server (TLS) id 15.0.1347.2; Mon, 20 Apr 2020 14:16:28 +0200 From: Benjamin Gaignard To: , , , , , , , CC: , , , , Benjamin Gaignard Subject: [PATCH v7 2/6] ARM: dts: stm32: Add timer subnodes on stm32mp15 SoCs Date: Mon, 20 Apr 2020 14:16:16 +0200 Message-ID: <20200420121620.2099-3-benjamin.gaignard@st.com> X-Mailer: git-send-email 2.15.0 In-Reply-To: <20200420121620.2099-1-benjamin.gaignard@st.com> References: <20200420121620.2099-1-benjamin.gaignard@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.75.127.50] X-ClientProxiedBy: SFHDAG2NODE3.st.com (10.75.127.6) To SFHDAG3NODE3.st.com (10.75.127.9) X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:6.0.138,18.0.676 definitions=2020-04-20_03:2020-04-20,2020-04-20 signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add timer subnode and interrupts to low power timer nodes for all stm32mp15x SoCs. Signed-off-by: Benjamin Gaignard --- arch/arm/boot/dts/stm32mp151.dtsi | 35 +++++++++++++++++++++++++++++++++++ 1 file changed, 35 insertions(+) diff --git a/arch/arm/boot/dts/stm32mp151.dtsi b/arch/arm/boot/dts/stm32mp151.dtsi index 3ea05ba48215..5e881e8d0f58 100644 --- a/arch/arm/boot/dts/stm32mp151.dtsi +++ b/arch/arm/boot/dts/stm32mp151.dtsi @@ -359,6 +359,8 @@ reg = <0x40009000 0x400>; clocks = <&rcc LPTIM1_K>; clock-names = "mux"; + interrupts-extended = <&exti 47 IRQ_TYPE_LEVEL_HIGH>; + wakeup-source; status = "disabled"; pwm { @@ -377,6 +379,11 @@ compatible = "st,stm32-lptimer-counter"; status = "disabled"; }; + + timer { + compatible = "st,stm32-lptimer-timer"; + status = "disabled"; + }; }; spi2: spi@4000b000 { @@ -1144,6 +1151,8 @@ reg = <0x50021000 0x400>; clocks = <&rcc LPTIM2_K>; clock-names = "mux"; + interrupts-extended = <&exti 48 IRQ_TYPE_LEVEL_HIGH>; + wakeup-source; status = "disabled"; pwm { @@ -1162,6 +1171,11 @@ compatible = "st,stm32-lptimer-counter"; status = "disabled"; }; + + timer { + compatible = "st,stm32-lptimer-timer"; + status = "disabled"; + }; }; lptimer3: timer@50022000 { @@ -1171,6 +1185,8 @@ reg = <0x50022000 0x400>; clocks = <&rcc LPTIM3_K>; clock-names = "mux"; + interrupts-extended = <&exti 50 IRQ_TYPE_LEVEL_HIGH>; + wakeup-source; status = "disabled"; pwm { @@ -1184,6 +1200,11 @@ reg = <2>; status = "disabled"; }; + + timer { + compatible = "st,stm32-lptimer-timer"; + status = "disabled"; + }; }; lptimer4: timer@50023000 { @@ -1191,6 +1212,8 @@ reg = <0x50023000 0x400>; clocks = <&rcc LPTIM4_K>; clock-names = "mux"; + interrupts-extended = <&exti 52 IRQ_TYPE_LEVEL_HIGH>; + wakeup-source; status = "disabled"; pwm { @@ -1198,6 +1221,11 @@ #pwm-cells = <3>; status = "disabled"; }; + + timer { + compatible = "st,stm32-lptimer-timer"; + status = "disabled"; + }; }; lptimer5: timer@50024000 { @@ -1205,6 +1233,8 @@ reg = <0x50024000 0x400>; clocks = <&rcc LPTIM5_K>; clock-names = "mux"; + interrupts-extended = <&exti 53 IRQ_TYPE_LEVEL_HIGH>; + wakeup-source; status = "disabled"; pwm { @@ -1212,6 +1242,11 @@ #pwm-cells = <3>; status = "disabled"; }; + + timer { + compatible = "st,stm32-lptimer-timer"; + status = "disabled"; + }; }; vrefbuf: vrefbuf@50025000 { -- 2.15.0