Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp303553ybz; Tue, 21 Apr 2020 09:18:49 -0700 (PDT) X-Google-Smtp-Source: APiQypLBVWpmldeOgLFF6WAWEfdoO/LLYw8w0VtdHJnf7snJJ4C7SxiiSnW2OEuHdAMAMjaxv3ZE X-Received: by 2002:a50:f390:: with SMTP id g16mr19042257edm.211.1587485929653; Tue, 21 Apr 2020 09:18:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1587485929; cv=none; d=google.com; s=arc-20160816; b=r6KPHxWuG4uS6OZqJW184bXSZ9ITAsMW3gGdKLsF8QZ9fx35VNLjSC30D7RQ4lRQcZ pxZ5YJJU6UuhvaxmG2VDUjJ0hk9aWswyOQSEYhcVNE2p3ZVwE/QnI4AjZ8kOSZQoskcP aqN1ueZsiChZ1iR0R8dVj8n8VeCVzKVXlbs44niJGx6NL1M44I5HQUZRqD5GJNtQmxmn Q3gsvcBxDuG9i0gT57z35/Y/gs0vCKWUnQFJ7/42Tys0oGqiN9ntKZTCe+UiHI9HPD8q 3+3F/c45WgDliLsrtEO320AQLStQaqccGSamJPx/FEpIMS2DRve+nCNSlMacR0M35rVo Zu3g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=ci6ooCorfZ5Pyg0EKRJeiIb8tL4fvaY6SA1psV8+SCw=; b=F4K8DZ/7M0qBhXpmrYoLG08c1ddMOM0NaSklLdV7euR+PE7Y8M6ER5h8MetQstvNLr mFt/HqlLkXw1iWEiRRUPAlD9fk3Q4lnThUNl6ktUE4svNpORelQaxrgP8O6bk34WCJcH hpQDLZtPYpQD0mhg+RiDwqCgWas5Ntljdk2cS6FL4NvXPct+vqnkcMXzDewVQeW7iu56 qe6EL/z396K5vz7HH+1uZgOadN/4CBmbGrzZnSbS78JL5DXHdiLthk2xP73g/+WtmUS2 24yQ1IwvC23GPKh6S4CT9RiN2ep1AD3cTPinxtGJbCEV5DVEILODzkoAdFAIrugJqxif UwgA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=CZsghUFK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id f16si1839727eds.152.2020.04.21.09.18.25; Tue, 21 Apr 2020 09:18:49 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=CZsghUFK; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729249AbgDUQQ0 (ORCPT + 99 others); Tue, 21 Apr 2020 12:16:26 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:36910 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1729203AbgDUQQQ (ORCPT ); Tue, 21 Apr 2020 12:16:16 -0400 Received: from mail-wr1-x441.google.com (mail-wr1-x441.google.com [IPv6:2a00:1450:4864:20::441]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 01141C061A41 for ; Tue, 21 Apr 2020 09:16:16 -0700 (PDT) Received: by mail-wr1-x441.google.com with SMTP id k11so17128448wrp.5 for ; Tue, 21 Apr 2020 09:16:15 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=ci6ooCorfZ5Pyg0EKRJeiIb8tL4fvaY6SA1psV8+SCw=; b=CZsghUFKKEdEnCXBx5yRz8bnB6CwWg98QhPAYZgiYWQg29CIv9EXkORt8/EMnBQKR9 bzMSY1fNGJ8xzGgsC3F8NAlxf9IC4UgBmm2A9iC0GeQNt1QLitlNhy2R45XbVbGC30r3 U9k0TfjNExMloDx788rUtRtS//gSnxuruqMhpV3FxfwyybiwAcMWKJniE/FSPST6mmod 1Z/wMgAMf91sVWKknMzcOwTQs2SpNACL2XChbrH1Aq3ilCTdSFTAQlJar4H5f/cHWuc/ 6shuEUUD4vDUUPO4bXLzrJAap+5TupXRQb2ABdGkub4TcbLYwSBspT95A5aP/jVLTuXA qxnA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=ci6ooCorfZ5Pyg0EKRJeiIb8tL4fvaY6SA1psV8+SCw=; b=L9sZ5xxuF95PXd5EJPjS99pCcRHkWtd+wEliOMo/adS1xsW0L1k89lusokcOUj2cCq 10LJKrntg3C7gVl9/p68hi0VPlcb6PPxZ3QfU4z4i5r9/N6dXoxTcThmqEidv2UcenWf WyfuiaRTfKJWProY621BPB9MS4YohB2qYHwFEgNZppUO8cczrCPAjY1+0rmTnJBLIQ5a Qb44VKf09H6NbOveltLKDQ4Twrrth9HZTuxtibEVdAX64tc+Pr9upKD4sjoAv+Hd+vWy NXoqeb6pMbvs7ZWt6N8t8SgSAcx5dWlmIbYjX0CbqgmLI6QgZF0Oh7DmxpgynQ1EV4H0 +myw== X-Gm-Message-State: AGi0PuZ/YegJ+zg69J/04yKfGXt4p/jWf1EpX7zWI0a/UPkn1J1DFU2R CfYFfU+03DgRbp5Y0mNEFSqezw== X-Received: by 2002:a5d:6647:: with SMTP id f7mr26373687wrw.41.1587485774529; Tue, 21 Apr 2020 09:16:14 -0700 (PDT) Received: from localhost.localdomain ([2a01:e35:2ec0:82b0:39cc:a07:8b48:cc56]) by smtp.gmail.com with ESMTPSA id m8sm4410873wrx.54.2020.04.21.09.16.12 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 21 Apr 2020 09:16:13 -0700 (PDT) From: Neil Armstrong To: daniel@ffwll.ch, dri-devel@lists.freedesktop.org Cc: Neil Armstrong , linux-amlogic@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Kevin Hilman Subject: [PATCH v6 6/6] drm/meson: crtc: handle commit of Amlogic FBC frames Date: Tue, 21 Apr 2020 18:15:59 +0200 Message-Id: <20200421161559.2347-7-narmstrong@baylibre.com> X-Mailer: git-send-email 2.22.0 In-Reply-To: <20200421161559.2347-1-narmstrong@baylibre.com> References: <20200421161559.2347-1-narmstrong@baylibre.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Since the VD1 Amlogic FBC decoder is now configured by the overlay driver, commit the right registers to decode the Amlogic FBC frame. Tested-by: Kevin Hilman Signed-off-by: Neil Armstrong --- drivers/gpu/drm/meson/meson_crtc.c | 118 +++++++++++++++++++++-------- 1 file changed, 88 insertions(+), 30 deletions(-) diff --git a/drivers/gpu/drm/meson/meson_crtc.c b/drivers/gpu/drm/meson/meson_crtc.c index e66b6271ff58..2854272dc2d9 100644 --- a/drivers/gpu/drm/meson/meson_crtc.c +++ b/drivers/gpu/drm/meson/meson_crtc.c @@ -291,6 +291,10 @@ static void meson_crtc_enable_vd1(struct meson_drm *priv) VPP_VD1_PREBLEND | VPP_VD1_POSTBLEND | VPP_COLOR_MNG_ENABLE, priv->io_base + _REG(VPP_MISC)); + + writel_bits_relaxed(VIU_CTRL0_AFBC_TO_VD1, + priv->viu.vd1_afbc ? VIU_CTRL0_AFBC_TO_VD1 : 0, + priv->io_base + _REG(VIU_MISC_CTRL0)); } static void meson_g12a_crtc_enable_vd1(struct meson_drm *priv) @@ -300,6 +304,10 @@ static void meson_g12a_crtc_enable_vd1(struct meson_drm *priv) VD_BLEND_POSTBLD_SRC_VD1 | VD_BLEND_POSTBLD_PREMULT_EN, priv->io_base + _REG(VD1_BLEND_SRC_CTRL)); + + writel_relaxed(priv->viu.vd1_afbc ? + (VD1_AXI_SEL_AFBC | AFBC_VD1_SEL) : 0, + priv->io_base + _REG(VD1_AFBCD0_MISC_CTRL)); } void meson_crtc_irq(struct meson_drm *priv) @@ -383,36 +391,86 @@ void meson_crtc_irq(struct meson_drm *priv) /* Update the VD1 registers */ if (priv->viu.vd1_enabled && priv->viu.vd1_commit) { - switch (priv->viu.vd1_planes) { - case 3: - meson_canvas_config(priv->canvas, - priv->canvas_id_vd1_2, - priv->viu.vd1_addr2, - priv->viu.vd1_stride2, - priv->viu.vd1_height2, - MESON_CANVAS_WRAP_NONE, - MESON_CANVAS_BLKMODE_LINEAR, - MESON_CANVAS_ENDIAN_SWAP64); - /* fallthrough */ - case 2: - meson_canvas_config(priv->canvas, - priv->canvas_id_vd1_1, - priv->viu.vd1_addr1, - priv->viu.vd1_stride1, - priv->viu.vd1_height1, - MESON_CANVAS_WRAP_NONE, - MESON_CANVAS_BLKMODE_LINEAR, - MESON_CANVAS_ENDIAN_SWAP64); - /* fallthrough */ - case 1: - meson_canvas_config(priv->canvas, - priv->canvas_id_vd1_0, - priv->viu.vd1_addr0, - priv->viu.vd1_stride0, - priv->viu.vd1_height0, - MESON_CANVAS_WRAP_NONE, - MESON_CANVAS_BLKMODE_LINEAR, - MESON_CANVAS_ENDIAN_SWAP64); + if (priv->viu.vd1_afbc) { + writel_relaxed(priv->viu.vd1_afbc_head_addr, + priv->io_base + + _REG(AFBC_HEAD_BADDR)); + writel_relaxed(priv->viu.vd1_afbc_body_addr, + priv->io_base + + _REG(AFBC_BODY_BADDR)); + writel_relaxed(priv->viu.vd1_afbc_en, + priv->io_base + + _REG(AFBC_ENABLE)); + writel_relaxed(priv->viu.vd1_afbc_mode, + priv->io_base + + _REG(AFBC_MODE)); + writel_relaxed(priv->viu.vd1_afbc_size_in, + priv->io_base + + _REG(AFBC_SIZE_IN)); + writel_relaxed(priv->viu.vd1_afbc_dec_def_color, + priv->io_base + + _REG(AFBC_DEC_DEF_COLOR)); + writel_relaxed(priv->viu.vd1_afbc_conv_ctrl, + priv->io_base + + _REG(AFBC_CONV_CTRL)); + writel_relaxed(priv->viu.vd1_afbc_size_out, + priv->io_base + + _REG(AFBC_SIZE_OUT)); + writel_relaxed(priv->viu.vd1_afbc_vd_cfmt_ctrl, + priv->io_base + + _REG(AFBC_VD_CFMT_CTRL)); + writel_relaxed(priv->viu.vd1_afbc_vd_cfmt_w, + priv->io_base + + _REG(AFBC_VD_CFMT_W)); + writel_relaxed(priv->viu.vd1_afbc_mif_hor_scope, + priv->io_base + + _REG(AFBC_MIF_HOR_SCOPE)); + writel_relaxed(priv->viu.vd1_afbc_mif_ver_scope, + priv->io_base + + _REG(AFBC_MIF_VER_SCOPE)); + writel_relaxed(priv->viu.vd1_afbc_pixel_hor_scope, + priv->io_base+ + _REG(AFBC_PIXEL_HOR_SCOPE)); + writel_relaxed(priv->viu.vd1_afbc_pixel_ver_scope, + priv->io_base + + _REG(AFBC_PIXEL_VER_SCOPE)); + writel_relaxed(priv->viu.vd1_afbc_vd_cfmt_h, + priv->io_base + + _REG(AFBC_VD_CFMT_H)); + } else { + switch (priv->viu.vd1_planes) { + case 3: + meson_canvas_config(priv->canvas, + priv->canvas_id_vd1_2, + priv->viu.vd1_addr2, + priv->viu.vd1_stride2, + priv->viu.vd1_height2, + MESON_CANVAS_WRAP_NONE, + MESON_CANVAS_BLKMODE_LINEAR, + MESON_CANVAS_ENDIAN_SWAP64); + fallthrough; + case 2: + meson_canvas_config(priv->canvas, + priv->canvas_id_vd1_1, + priv->viu.vd1_addr1, + priv->viu.vd1_stride1, + priv->viu.vd1_height1, + MESON_CANVAS_WRAP_NONE, + MESON_CANVAS_BLKMODE_LINEAR, + MESON_CANVAS_ENDIAN_SWAP64); + fallthrough; + case 1: + meson_canvas_config(priv->canvas, + priv->canvas_id_vd1_0, + priv->viu.vd1_addr0, + priv->viu.vd1_stride0, + priv->viu.vd1_height0, + MESON_CANVAS_WRAP_NONE, + MESON_CANVAS_BLKMODE_LINEAR, + MESON_CANVAS_ENDIAN_SWAP64); + } + + writel_relaxed(0, priv->io_base + _REG(AFBC_ENABLE)); } writel_relaxed(priv->viu.vd1_if0_gen_reg, -- 2.22.0