Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp2261272ybz; Thu, 23 Apr 2020 14:43:41 -0700 (PDT) X-Google-Smtp-Source: APiQypJSkjCxcPWpthb0fiPYcvrCuoEBJhFfB+iJgXiihxIeFNWKqCBMmHOtMSbKokkw1J5SvBo/ X-Received: by 2002:a17:906:38ca:: with SMTP id r10mr4259711ejd.278.1587678221589; Thu, 23 Apr 2020 14:43:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1587678221; cv=none; d=google.com; s=arc-20160816; b=pIX7Gre1qH554F3dP5zaUhO6ispwqOOwDToyFfC7zYUbdYFuSPbpNK4oMv885NrQL0 lg/Nf4JICHWRGC/B+hmjcvGUBf5suEC/zBjiuPxVXMjNwM4BpX3xqvqVknTE6cIvcvVh IDd490IZ+U//BBm4i3MZCQ2THaKQu2sIPJ3N+J2OLkt8lA27nk2RCzUUvZ8+sKIlHq/g aBfpk4vQmca0V+DTsHblGBsfyQj7ofhGfajXrhsEtV6e9C7HvW0QioVD06ApEXcDi5v8 gwFTDzXO3yfP1uN1uflYQjT9EaWaPEhh82HX6aSDztdqBHIlqEoakO4DGMk4kx2lFZa4 FHFg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=+mFqPabcC5/VOpinQ5puZ2wJA4DWp7cvTfqbWiNjo1Y=; b=iIcaOpeiab6gXuPJAuu0NBFZdU7j3QLKylkpyQX+jgNiY1F1tpvDgBdH2T/KdkKKNq i/OjaW798E9Hal/soQaeibm5gRivXU3BWtrg6RgzSA62Et6RbxTIC5g3gmBGyOtLqpiZ AHonUAgbQHzNS842OcY93ksQAKkhuJamVNA0AWiKZTydX0w8kjZJ4H0KWAYZ4MgLCJoW xYyxJwFf6aosnZeiUC9dBmB4MV55Tv6cgYYMBAbLReS/W+4pmJAy5Ul2GR1wAhxMDaRy sMoCLSsNNfpwajk+2pZzrdWaGA5V19bbD1TtzdD7ClUEiRlvoVgYtjp5ZLsQbQ/Qh2DA Mf/A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id s26si1281645edq.433.2020.04.23.14.43.18; Thu, 23 Apr 2020 14:43:41 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727947AbgDWVli (ORCPT + 99 others); Thu, 23 Apr 2020 17:41:38 -0400 Received: from relmlor2.renesas.com ([210.160.252.172]:7839 "EHLO relmlie6.idc.renesas.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1727820AbgDWVlh (ORCPT ); Thu, 23 Apr 2020 17:41:37 -0400 X-IronPort-AV: E=Sophos;i="5.73,309,1583161200"; d="scan'208";a="45339795" Received: from unknown (HELO relmlir5.idc.renesas.com) ([10.200.68.151]) by relmlie6.idc.renesas.com with ESMTP; 24 Apr 2020 06:41:35 +0900 Received: from localhost.localdomain (unknown [10.226.36.204]) by relmlir5.idc.renesas.com (Postfix) with ESMTP id A43AF4004BB2; Fri, 24 Apr 2020 06:41:31 +0900 (JST) From: Lad Prabhakar To: Geert Uytterhoeven , Michael Turquette , Stephen Boyd , Rob Herring , Philipp Zabel , Magnus Damm , Russell King Cc: Marian-Cristian Rotariu , linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-renesas-soc@vger.kernel.org, linux-pm@vger.kernel.org, Lad Prabhakar , Lad Prabhakar Subject: [PATCH 07/10] clk: renesas: Add r8a7742 CPG Core Clock Definitions Date: Thu, 23 Apr 2020 22:40:47 +0100 Message-Id: <1587678050-23468-8-git-send-email-prabhakar.mahadev-lad.rj@bp.renesas.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1587678050-23468-1-git-send-email-prabhakar.mahadev-lad.rj@bp.renesas.com> References: <1587678050-23468-1-git-send-email-prabhakar.mahadev-lad.rj@bp.renesas.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add all RZ/G1H Clock Pulse Generator Core Clock Outputs, as listed in Table 7.2a ("List of Clocks [RZ/G1H]") of the RZ/G1 Hardware User's Manual. Signed-off-by: Lad Prabhakar Reviewed-by: Marian-Cristian Rotariu --- include/dt-bindings/clock/r8a7742-cpg-mssr.h | 42 ++++++++++++++++++++++++++++ 1 file changed, 42 insertions(+) create mode 100644 include/dt-bindings/clock/r8a7742-cpg-mssr.h diff --git a/include/dt-bindings/clock/r8a7742-cpg-mssr.h b/include/dt-bindings/clock/r8a7742-cpg-mssr.h new file mode 100644 index 0000000..e68191c --- /dev/null +++ b/include/dt-bindings/clock/r8a7742-cpg-mssr.h @@ -0,0 +1,42 @@ +/* SPDX-License-Identifier: GPL-2.0+ + * + * Copyright (C) 2020 Renesas Electronics Corp. + */ +#ifndef __DT_BINDINGS_CLOCK_R8A7742_CPG_MSSR_H__ +#define __DT_BINDINGS_CLOCK_R8A7742_CPG_MSSR_H__ + +#include + +/* r8a7742 CPG Core Clocks */ +#define R8A7742_CLK_Z 0 +#define R8A7742_CLK_Z2 1 +#define R8A7742_CLK_ZG 2 +#define R8A7742_CLK_ZTR 3 +#define R8A7742_CLK_ZTRD2 4 +#define R8A7742_CLK_ZT 5 +#define R8A7742_CLK_ZX 6 +#define R8A7742_CLK_ZS 7 +#define R8A7742_CLK_HP 8 +#define R8A7742_CLK_B 9 +#define R8A7742_CLK_LB 10 +#define R8A7742_CLK_P 11 +#define R8A7742_CLK_CL 12 +#define R8A7742_CLK_M2 13 +#define R8A7742_CLK_ZB3 14 +#define R8A7742_CLK_ZB3D2 15 +#define R8A7742_CLK_DDR 16 +#define R8A7742_CLK_SDH 17 +#define R8A7742_CLK_SD0 18 +#define R8A7742_CLK_SD1 19 +#define R8A7742_CLK_SD2 20 +#define R8A7742_CLK_SD3 21 +#define R8A7742_CLK_MMC0 22 +#define R8A7742_CLK_MMC1 23 +#define R8A7742_CLK_MP 24 +#define R8A7742_CLK_QSPI 25 +#define R8A7742_CLK_CP 26 +#define R8A7742_CLK_RCAN 27 +#define R8A7742_CLK_R 28 +#define R8A7742_CLK_OSC 29 + +#endif /* __DT_BINDINGS_CLOCK_R8A7742_CPG_MSSR_H__ */ -- 2.7.4