Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp471906ybz; Fri, 24 Apr 2020 03:46:07 -0700 (PDT) X-Google-Smtp-Source: APiQypJxRCY3Dm1C5N4TQ3xLYjkg5RxbGjdZ+ydM1aWwjNBuXSY49btOLFt8qoIAB8csSPakM1tp X-Received: by 2002:a17:906:b28f:: with SMTP id q15mr6227707ejz.188.1587725167524; Fri, 24 Apr 2020 03:46:07 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1587725167; cv=none; d=google.com; s=arc-20160816; b=cr5J2AnunLCRgVsyJm9nIHJ+U9TUCZxDMFU0sAHxIHG2cggvXGV7kuiM8cl5bON9V3 IMqBnkixr3bEZGmZU7EtL1FbkhURIsL2eyCvMFrrUJNiNgZ/Kw8f4eu7BmLP5xAyJfpY /MP8gm4+kLIhdZqp40JbenyM+Al23qUDcbyQ6Nn3N46ybn8k0DlfbStfQ7Nu9GodnOVU C7tGqgPNDrXr/j/373Rs4JNNMbj6rdNDUlNn+eWAyRuWkaTFK0qaa3c/K2payRfyqCNf d5tKzVvTj7WLDAxktCdWX01FaQRD2kNGXu7cDR7qxF6c8KiQK1fQs5FKNcxU121WwF6s d5yQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:references :in-reply-to:message-id:date:subject:cc:to:from:ironport-sdr :ironport-sdr; bh=9uofYNgJEa9eMnw/d+sUQyI5WtLPI0hDGyWttFKzvZ0=; b=VwPMkNDDR+qewm0qNjDNvBkzTuzhIpVFXWLEVcmzvD7iNu5i++NeNWSBwgz5SP06en u/8qU0LBRQ2/WcIWsP3lekP17URt+ETpkFXeg/XK8brPW8m7lzFRCTGzu2GsaunC9JaZ hDisKFeYH3apxOEd4RJlUikLvJsiNKPN8/nF9eWOWdSVffH+r3ZxMm+0w/r/Fd4daFqW FkIy5vl0KvzRhFxrEqHgkXdgq99o7QCgGoC93uoV8rU5r9kWbQuONIYLArirUo0hrwhS aVCIkVwjxXLqYJVWWaR5Wr0DS88CUaNKyHtBn340OZQ9RaL0HihCwSWXZzoRLcoUY0q4 MDbg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id d4si508890edo.434.2020.04.24.03.45.44; Fri, 24 Apr 2020 03:46:07 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726946AbgDXKno (ORCPT + 99 others); Fri, 24 Apr 2020 06:43:44 -0400 Received: from mga18.intel.com ([134.134.136.126]:18143 "EHLO mga18.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726815AbgDXKnl (ORCPT ); Fri, 24 Apr 2020 06:43:41 -0400 IronPort-SDR: 5fqVPSMhYsw1Lj/69+ezKqRIrNvytikxsKZzhCCHhNyqMknjRbkalLL5G3LINyYYTrJZHbCd/e Q/efRI7L2F9A== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga005.jf.intel.com ([10.7.209.41]) by orsmga106.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 24 Apr 2020 03:43:40 -0700 IronPort-SDR: 44ljB5D2GbRr2TC8bkgbVFcVdOgeAdsA4mySKntYe1NImqKNBMzmIgJHN6c0rWlu9eRa6dxzz9 MONxo8ARDrHg== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.73,311,1583222400"; d="scan'208";a="430726378" Received: from sgsxdev004.isng.intel.com (HELO localhost) ([10.226.88.13]) by orsmga005.jf.intel.com with ESMTP; 24 Apr 2020 03:43:37 -0700 From: Dilip Kota To: broonie@kernel.org, robh@kernel.org, linux-spi@vger.kernel.org, devicetree@vger.kernel.org Cc: linux-kernel@vger.kernel.org, daniel.schwierzeck@gmail.com, hauke@hauke-m.de, andriy.shevchenko@intel.com, cheol.yong.kim@intel.com, chuanhua.lei@linux.intel.com, qi-ming.wu@intel.com, Dilip Kota Subject: [PATCH 3/4] dt-bindings: spi: Add support to Lightning Mountain SoC Date: Fri, 24 Apr 2020 18:42:32 +0800 Message-Id: <1f447a5ab8fee5bc9116ba70b0344193c9c6cc06.1587702428.git.eswara.kota@linux.intel.com> X-Mailer: git-send-email 2.11.0 In-Reply-To: References: In-Reply-To: References: Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add support to SPI controller on Intel Atom based Lightning Mountain SoC which reuses the Lantiq SPI controller IP. Signed-off-by: Dilip Kota --- .../devicetree/bindings/spi/spi-lantiq-ssc.txt | 21 +++++++++++++++++++-- 1 file changed, 19 insertions(+), 2 deletions(-) diff --git a/Documentation/devicetree/bindings/spi/spi-lantiq-ssc.txt b/Documentation/devicetree/bindings/spi/spi-lantiq-ssc.txt index ce3230c8e28d..76a3dd35f796 100644 --- a/Documentation/devicetree/bindings/spi/spi-lantiq-ssc.txt +++ b/Documentation/devicetree/bindings/spi/spi-lantiq-ssc.txt @@ -1,11 +1,17 @@ Lantiq Synchronous Serial Controller (SSC) SPI master driver Required properties: -- compatible: "lantiq,ase-spi", "lantiq,falcon-spi", "lantiq,xrx100-spi" +- compatible: "lantiq,ase-spi", "lantiq,falcon-spi", "lantiq,xrx100-spi", + "intel,lgm-spi" - #address-cells: see spi-bus.txt - #size-cells: see spi-bus.txt - reg: address and length of the spi master registers -- interrupts: should contain the "spi_rx", "spi_tx" and "spi_err" interrupt. +- interrupts: + For compatible "intel,lgm-ssc" - the common interrupt number for + all of tx rx & err interrupts. + or + For rest of the compatibles, should contain the "spi_rx", "spi_tx" and + "spi_err" interrupt. Optional properties: @@ -27,3 +33,14 @@ spi: spi@e100800 { num-cs = <6>; base-cs = <1>; }; + +ssc0: spi@e0800000 { + compatible = "intel,lgm-spi"; + reg = <0xe0800000 0x400>; + interrupt-parent = <&ioapic1>; + interrupts = <35 1>; + #address-cells = <1>; + #size-cells = <0>; + clocks = <&cgu0 LGM_CLK_NGI>, <&cgu0 LGM_GCLK_SSC0>; + clock-names = "freq", "gate"; +}; -- 2.11.0