Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp134428ybz; Fri, 24 Apr 2020 13:08:28 -0700 (PDT) X-Google-Smtp-Source: APiQypJ+ing/ee2lsQhwUTr/eaUPJCzkjd3omVla8GgrSo8sn/oBXMgJrQTba/5S/NoHzvbi2pF5 X-Received: by 2002:a17:906:7f0d:: with SMTP id d13mr8929343ejr.312.1587758908460; Fri, 24 Apr 2020 13:08:28 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1587758908; cv=none; d=google.com; s=arc-20160816; b=Z4ZjUkeI/ZVU/90m0OFcSnUmwle66SSgNNk16aXM4l6YkOrx677NAdxbCZwiS8b8/9 R5PsZcsASga3Qg+ubA5QLHAx4g2X1h6QCC0v+hPR4m8lA7Lq/OWTGhRVXbxFDfhMdLND EK/8PYF0fYV2PGVy1Ti8qr11hNoW3kxV8//zSLWEhgD9EF8GeJERmb2N/UBm635tA91W 1Mv//tCGmt9bcA9faRx/1+k9O3eWOYzjOZbR+BVM33GEuRalRoAGsP2v6y50UzPwbQdn eAExXFbN3rnoflcUI8R4b3vEWuMTIPKNSCeOZ2FAQ500UXPUeOBN4zEz2niJLji8zCer vkFg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=kYhxxXI3LV4oeArlKvtdIWzgGCgrp9TkYQa4roEyFZw=; b=Lk1lmrmKUyOxAqDOxE2W6qqxo4piqHKc4z8McwaK5mbWwDXRuK/AIgFpSwXS7Jru1n JjpOhxW4rLICSDlzmDcRE6roxoUcW+5S40FpDJ7cuyJukFOcybXsPOcv68D1ZyMG4+bx 7oW6TP8JfJZKIoalA1rYw4rd9RaIxtxYq/uR4sRQNT6qsl2sUaYRkE5E+NAQvhTwq5dg a9AS3QukJrkwcMahrLTgTiYiTmnNKldAjxCwR2WN7OY9laj/nwWSlFQgYXTZu2Oh/WHi WP4TFO+H52MxpRtyuXEZC8KuX8K1Y5C/v8mc8GfrP4L+rp2hWLGwiqKS93R+wmp7kjY1 xM3g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=FDQFBwr1; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id w26si3438072eds.605.2020.04.24.13.08.05; Fri, 24 Apr 2020 13:08:28 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=FDQFBwr1; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729423AbgDXUGS (ORCPT + 99 others); Fri, 24 Apr 2020 16:06:18 -0400 Received: from hqnvemgate24.nvidia.com ([216.228.121.143]:3441 "EHLO hqnvemgate24.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727021AbgDXUGL (ORCPT ); Fri, 24 Apr 2020 16:06:11 -0400 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate24.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Fri, 24 Apr 2020 13:04:13 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Fri, 24 Apr 2020 13:06:11 -0700 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Fri, 24 Apr 2020 13:06:11 -0700 Received: from HQMAIL105.nvidia.com (172.20.187.12) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Fri, 24 Apr 2020 20:06:10 +0000 Received: from hqnvemgw03.nvidia.com (10.124.88.68) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Fri, 24 Apr 2020 20:06:10 +0000 Received: from skomatineni-linux.nvidia.com (Not Verified[10.2.165.152]) by hqnvemgw03.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Fri, 24 Apr 2020 13:06:10 -0700 From: Sowjanya Komatineni To: , , , , , , , , , CC: , , , , Subject: [PATCH 5.4.33 1/2] sdhci: tegra: Implement Tegra specific set_timeout callback Date: Fri, 24 Apr 2020 13:06:05 -0700 Message-ID: <1587758766-3274-2-git-send-email-skomatineni@nvidia.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1587758766-3274-1-git-send-email-skomatineni@nvidia.com> References: <1587758766-3274-1-git-send-email-skomatineni@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1587758653; bh=kYhxxXI3LV4oeArlKvtdIWzgGCgrp9TkYQa4roEyFZw=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=FDQFBwr1hpUC2niR1RA8js9PnowEMS+B1wRQyvP6Su+HpGxas2tWbCJklNVZ8rUyI ykidBCZKl4+849ldTEi6N4wR1zKKrlFPtQNDCdqliTaVz0OvAxftlyYXozDspBgZ3N 6O6jwXsvkykoP0qGyrzXOEBcenm+qFUBvnHP6Zd7FUrJEEyLbR9vOD1t0XOVOuVm8e niHtbZNypi05QIESYgw9a4WRFHzy4jmhjhb2WQ0nqdiA2OpZmea5l46EVZzJ6TIFwl JD3aXywohoGssVCHWiKDHQcqCu47RnzFHStQwnKoxYty+qm529i2R4gfkLQY9fc1vg 2RLm1CQijZVzg== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org commit 5e958e4aacf4 ("sdhci: tegra: Implement Tegra specific set_timeout callback") Tegra host supports HW busy detection and timeouts based on the count programmed in SDHCI_TIMEOUT_CONTROL register and max busy timeout it supports is 11s in finite busy wait mode. Some operations like SLEEP_AWAKE, ERASE and flush cache through SWITCH commands take longer than 11s and Tegra host supports infinite HW busy wait mode where HW waits forever till the card is busy without HW timeout. This patch implements Tegra specific set_timeout sdhci_ops to allow switching between finite and infinite HW busy detection wait modes based on the device command expected operation time. Cc: Signed-off-by: Sowjanya Komatineni --- drivers/mmc/host/sdhci-tegra.c | 31 +++++++++++++++++++++++++++++++ 1 file changed, 31 insertions(+) diff --git a/drivers/mmc/host/sdhci-tegra.c b/drivers/mmc/host/sdhci-tegra.c index a25c3a4..fa8f6a4 100644 --- a/drivers/mmc/host/sdhci-tegra.c +++ b/drivers/mmc/host/sdhci-tegra.c @@ -45,6 +45,7 @@ #define SDHCI_TEGRA_CAP_OVERRIDES_DQS_TRIM_SHIFT 8 #define SDHCI_TEGRA_VENDOR_MISC_CTRL 0x120 +#define SDHCI_MISC_CTRL_ERASE_TIMEOUT_LIMIT BIT(0) #define SDHCI_MISC_CTRL_ENABLE_SDR104 0x8 #define SDHCI_MISC_CTRL_ENABLE_SDR50 0x10 #define SDHCI_MISC_CTRL_ENABLE_SDHCI_SPEC_300 0x20 @@ -1227,6 +1228,34 @@ static u32 sdhci_tegra_cqhci_irq(struct sdhci_host *host, u32 intmask) return 0; } +static void tegra_sdhci_set_timeout(struct sdhci_host *host, + struct mmc_command *cmd) +{ + u32 val; + + /* + * HW busy detection timeout is based on programmed data timeout + * counter and maximum supported timeout is 11s which may not be + * enough for long operations like cache flush, sleep awake, erase. + * + * ERASE_TIMEOUT_LIMIT bit of VENDOR_MISC_CTRL register allows + * host controller to wait for busy state until the card is busy + * without HW timeout. + * + * So, use infinite busy wait mode for operations that may take + * more than maximum HW busy timeout of 11s otherwise use finite + * busy wait mode. + */ + val = sdhci_readl(host, SDHCI_TEGRA_VENDOR_MISC_CTRL); + if (cmd && cmd->busy_timeout >= 11 * HZ) + val |= SDHCI_MISC_CTRL_ERASE_TIMEOUT_LIMIT; + else + val &= ~SDHCI_MISC_CTRL_ERASE_TIMEOUT_LIMIT; + sdhci_writel(host, val, SDHCI_TEGRA_VENDOR_MISC_CTRL); + + __sdhci_set_timeout(host, cmd); +} + static const struct cqhci_host_ops sdhci_tegra_cqhci_ops = { .write_l = tegra_cqhci_writel, .enable = sdhci_tegra_cqe_enable, @@ -1366,6 +1395,7 @@ static const struct sdhci_ops tegra210_sdhci_ops = { .set_uhs_signaling = tegra_sdhci_set_uhs_signaling, .voltage_switch = tegra_sdhci_voltage_switch, .get_max_clock = tegra_sdhci_get_max_clock, + .set_timeout = tegra_sdhci_set_timeout, }; static const struct sdhci_pltfm_data sdhci_tegra210_pdata = { @@ -1403,6 +1433,7 @@ static const struct sdhci_ops tegra186_sdhci_ops = { .voltage_switch = tegra_sdhci_voltage_switch, .get_max_clock = tegra_sdhci_get_max_clock, .irq = sdhci_tegra_cqhci_irq, + .set_timeout = tegra_sdhci_set_timeout, }; static const struct sdhci_pltfm_data sdhci_tegra186_pdata = { -- 2.7.4