Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp1812415ybz; Sun, 26 Apr 2020 04:52:53 -0700 (PDT) X-Google-Smtp-Source: APiQypL1AZGttvpmmqdSxIbeSvN91fLZjG+hHAXbVeDwegU7QZqG+oJJMPPYnYnU+lmWxyi9O/7J X-Received: by 2002:a17:906:bce4:: with SMTP id op4mr14065922ejb.174.1587901973233; Sun, 26 Apr 2020 04:52:53 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1587901973; cv=none; d=google.com; s=arc-20160816; b=aywYVYWnSbs+OjNdYbUxzTgs4bGDnRKJ4G8Zt/qjmCuMjqZKt48nTKfApwLZGHWrJ/ zDjt4L4FYdZZxxBRdHPU7jxmPkTGvWlBpyCU8OeIT/vrEFClWb5Xz4HZu5Ad2vJmm/1h SRNvQjR+8DkCEFUh80ePSnU8mnHky07wdAUwnyWfWckE0MRZ8V39ZvuiwSewAo5g9SdX IrrsD+gbNRb4uaUO1XJy6dReZ1fcRMOrTyol+zX2qRIBcW0UophVPf9IZqBkyYeJy8NM UJTqnPTmRUviTqL9uaf7M7PDpAFfZt6V2QTpdpbQ0zHwIznqez6buKbmHTv+O2PZ2cBi kcvg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=KVm2Ywcas9eHVhiVKAb0O2l+84m7TfXCxc7G2ry7saw=; b=qVC4Hn67LzW0JzpLJjXKm6eOaFZcbvHestiakhiDJhIcrjgNCfx1eW6ce2MLP0z9Cc d2kNqbAiT+oDpo7zc7Cu7h1leHsje2OzqZ8v6zRkeJmCdNKtwjIcZ3Wdvb6lMG40jO98 yINKQbaSgduiu6Pt8pUPD/eTvNypsex2HmB8Gwimxmehr60HoMib25c1uXdF94X8AGX/ 3Nt0U2gohdHs2f4ZLyaaF0kjasaR/uUaCv2qNn4vMbXmbnmRbWzix8N0pyNlgRUpdXIN FM7P6aSxXr+wUGXMiKjRw0Q9OefylsjHPF4Lr0HJEXEmDaFHCg6ugY3BZpLNTPZ7mDcu 1i6g== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@flygoat.com header.s=vultr header.b=VvF+PBBA; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=flygoat.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id h14si7358764ejd.424.2020.04.26.04.52.29; Sun, 26 Apr 2020 04:52:53 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@flygoat.com header.s=vultr header.b=VvF+PBBA; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=flygoat.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726185AbgDZLuQ (ORCPT + 99 others); Sun, 26 Apr 2020 07:50:16 -0400 Received: from vultr.net.flygoat.com ([149.28.68.211]:59850 "EHLO vultr.net.flygoat.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726137AbgDZLuQ (ORCPT ); Sun, 26 Apr 2020 07:50:16 -0400 Received: from localhost.localdomain (unknown [IPv6:2001:da8:20f:4430:250:56ff:fe9a:7470]) by vultr.net.flygoat.com (Postfix) with ESMTPSA id 1F2E920CE3; Sun, 26 Apr 2020 11:50:11 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=flygoat.com; s=vultr; t=1587901816; bh=NhkIJM5ytGNsFposU59z17fTPYd5dTJxh4b7v1FBF2Q=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=VvF+PBBAozDTyWbQJJpp2sjGudz/CPnv6IVZm4rr0qSVWvUZsYvMoS6Dgox9x74WE Jslqst6ME2TL1dib5VSnp6hkFLBuJU88jxacFgokkZfeQ3NLd67dp+IIBogJwkpjsM GIzq2qZxYUdjTpjkY9ldprhzFvnCTI5XQzjwLKyhYq88GnZ0Ds5mY4Y+N3OkH8Vf8E TQ24iRIRddVdB0zpJjDsuEq9GCWayx7uqdDM1Y5SQ5NsHZauDzQjY2RcVAfTjHo54a DvkUdc22rDnCuJl1LSMKHykO4bPc9mt+RvyUJ8zXhyXiIxkHgGsN9qycreCxL0hDL8 2o8leaCarSEHQ== From: Jiaxun Yang To: linux-mips@vger.kernel.org Cc: Jiaxun Yang , Thomas Bogendoerfer , Huacai Chen , Paul Burton , Thomas Gleixner , Nathan Chancellor , Stephen Kitt , Serge Semin , Nick Desaulniers , =?UTF-8?q?Philippe=20Mathieu-Daud=C3=A9?= , Anshuman Khandual , Geert Uytterhoeven , Paul Cercueil , Mike Rapoport , Daniel Silsby , Mark Tomlinson , Greg Kroah-Hartman , Allison Randal , Tiezhu Yang , John Garry , Wei Xu , linux-kernel@vger.kernel.org Subject: [PATCH 2/4] MIPS: Introduce PCI_IO_VMMAP Date: Sun, 26 Apr 2020 19:47:35 +0800 Message-Id: <20200426114806.1176629-3-jiaxun.yang@flygoat.com> X-Mailer: git-send-email 2.26.0.rc2 In-Reply-To: <20200426114806.1176629-1-jiaxun.yang@flygoat.com> References: <20200426114806.1176629-1-jiaxun.yang@flygoat.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Define PCI_IOBASE for MIPS at the strat of kernel mapping segment. That would allow virt address of I/O ports to be dynamicly mapped. So we'll be able to combine multiple MMIO ranges into I/O ports and thus we can take advantage of logic_pio mechanism. Signed-off-by: Jiaxun Yang --- arch/mips/Kconfig | 3 ++ arch/mips/include/asm/io.h | 36 ++++++++++++++++----- arch/mips/include/asm/mach-generic/spaces.h | 13 ++++++-- arch/mips/kernel/setup.c | 2 ++ arch/mips/lib/iomap-pci.c | 2 +- 5 files changed, 45 insertions(+), 11 deletions(-) diff --git a/arch/mips/Kconfig b/arch/mips/Kconfig index 0519ca9f00f9..4e5308178649 100644 --- a/arch/mips/Kconfig +++ b/arch/mips/Kconfig @@ -3149,6 +3149,9 @@ config PCI_DRIVERS_LEGACY select NO_GENERIC_PCI_IOPORT_MAP select PCI_DOMAINS if PCI +config PCI_IO_VMMAP + def_bool n + # # ISA support is now enabled via select. Too many systems still have the one # or other ISA chip on the board that users don't know about so don't expect diff --git a/arch/mips/include/asm/io.h b/arch/mips/include/asm/io.h index 346fffd9e972..f15ddcd27f35 100644 --- a/arch/mips/include/asm/io.h +++ b/arch/mips/include/asm/io.h @@ -51,17 +51,36 @@ /* ioswab[bwlq], __mem_ioswab[bwlq] are defined in mangle-port.h */ +/* + * On MIPS I/O ports are memory mapped, so we access them using normal + * load/store instructions. + */ +#ifdef CONFIG_PCI_IO_VMMAP +/* + * I/O port access primitives for dymatic I/O ports mapping. + * + * We'll create kmap for I/O ports in this space. + */ +#define arch_has_dev_port() (1) +#define IO_SPACE_LIMIT (PCI_IO_SIZE - 1) +#define PCI_IOBASE ((void __iomem *)PCI_IO_START) +#define IOPORT_RW_BASE PCI_IO_START + +#else + #define IO_SPACE_LIMIT 0xffff /* - * On MIPS I/O ports are memory mapped, so we access them using normal - * load/store instructions. mips_io_port_base is the virtual address to - * which all ports are being mapped. For sake of efficiency some code - * assumes that this is an address that can be loaded with a single lui - * instruction, so the lower 16 bits must be zero. Should be true on - * on any sane architecture; generic code does not use this assumption. + * I/O port access primitives for fixed I/O ports mapping. + * + * mips_io_port_base is the virtual address to which all ports are + * being mapped. For sake of efficiency some code assumes that this + * is an address that can be loaded with a single lui, instruction, so + * the lower 16 bits must be zero. Should be true on on any sane architecture; + * generic code does not use this assumption. */ extern unsigned long mips_io_port_base; +#define IOPORT_RW_BASE mips_io_port_base static inline void set_io_port_base(unsigned long base) { @@ -78,6 +97,7 @@ static inline void set_io_port_base(unsigned long base) #define PIO_OFFSET mips_io_port_base #define PIO_MASK IO_SPACE_LIMIT #define PIO_RESERVED 0x0UL +#endif /* * Enforce in-order execution of data I/O. In the MIPS architecture @@ -308,7 +328,7 @@ static inline void pfx##out##bwlq##p(type val, unsigned long port) \ else \ war_io_reorder_wmb(); \ \ - __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \ + __addr = (void *)__swizzle_addr_##bwlq(IOPORT_RW_BASE + port); \ \ __val = pfx##ioswab##bwlq(__addr, val); \ \ @@ -323,7 +343,7 @@ static inline type pfx##in##bwlq##p(unsigned long port) \ volatile type *__addr; \ type __val; \ \ - __addr = (void *)__swizzle_addr_##bwlq(mips_io_port_base + port); \ + __addr = (void *)__swizzle_addr_##bwlq(IOPORT_RW_BASE + port); \ \ BUILD_BUG_ON(sizeof(type) > sizeof(unsigned long)); \ \ diff --git a/arch/mips/include/asm/mach-generic/spaces.h b/arch/mips/include/asm/mach-generic/spaces.h index 89162740951a..a39714c5fd7b 100644 --- a/arch/mips/include/asm/mach-generic/spaces.h +++ b/arch/mips/include/asm/mach-generic/spaces.h @@ -103,15 +103,24 @@ #endif #endif +#ifdef CONFIG_PCI_IO_VMMAP +#define PCI_IO_SIZE SZ_16M +#else +#define PCI_IO_SIZE 0 +#endif + #ifdef CONFIG_64BIT /* * TLB refill handlers also map the vmalloc area into xuseg. Avoid * the first couple of pages so NULL pointer dereferences will still * reliably trap. */ -#define VMALLOC_START (MAP_BASE + (2 * PAGE_SIZE)) +#define PCI_IO_START (MAP_BASE + (2 * PAGE_SIZE)) #else -#define VMALLOC_START MAP_BASE +#define PCI_IO_START MAP_BASE #endif +#define PCI_IO_END (PCI_IO_START + PCI_IO_SIZE) +#define VMALLOC_START PCI_IO_END + #endif /* __ASM_MACH_GENERIC_SPACES_H */ diff --git a/arch/mips/kernel/setup.c b/arch/mips/kernel/setup.c index 8db533cd816c..99225539de3c 100644 --- a/arch/mips/kernel/setup.c +++ b/arch/mips/kernel/setup.c @@ -73,12 +73,14 @@ static const char builtin_cmdline[] __initconst = CONFIG_CMDLINE; static const char builtin_cmdline[] __initconst = ""; #endif +#ifndef CONFIG_PCI_IO_VMMAP /* * mips_io_port_base is the begin of the address space to which x86 style * I/O ports are mapped. */ unsigned long mips_io_port_base = -1; EXPORT_SYMBOL(mips_io_port_base); +#endif static struct resource code_resource = { .name = "Kernel code", }; static struct resource data_resource = { .name = "Kernel data", }; diff --git a/arch/mips/lib/iomap-pci.c b/arch/mips/lib/iomap-pci.c index 210f5a95ecb1..f28924aaac1d 100644 --- a/arch/mips/lib/iomap-pci.c +++ b/arch/mips/lib/iomap-pci.c @@ -27,7 +27,7 @@ void __iomem *__pci_ioport_map(struct pci_dev *dev, while (bus->parent) bus = bus->parent; - ctrl->io_map_base = base = mips_io_port_base; + ctrl->io_map_base = base = IOPORT_RW_BASE; sprintf(name, "%04x:%02x", pci_domain_nr(bus), bus->number); printk(KERN_WARNING "io_map_base of root PCI bus %s unset. " -- 2.26.0.rc2