Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp1228238ybz; Wed, 29 Apr 2020 17:39:00 -0700 (PDT) X-Google-Smtp-Source: APiQypJuS+v4qIrk1wsiLdUsRi1UEss3ReZofPdragnVwQ4wlEXnk0aC9CEZKoidrvv5jb7bYJ4N X-Received: by 2002:a17:906:d7a2:: with SMTP id pk2mr415093ejb.272.1588207139859; Wed, 29 Apr 2020 17:38:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1588207139; cv=none; d=google.com; s=arc-20160816; b=BA0etM/eqOlTZufnRpFmBs2F5ri4sTtMYIH5n8TkhTI8XyfRQXTlzBLPD7LQGMv6Yw eD7R5Sjc53gkN7Rs9ZYvW+7vUpi8SHvRAIE6wi68goVSYkHMOWpj67c/GkXViFTbJ9Ey cxUIvZELH2AzqSXrMRPeXakxa0mFUD332Nox7o/CgGXeeBBAtMr9vz0dJoxj75Fl6YO/ vF7OcuB5Lma4SmLNzZ9PBy9riXrXJAnbW7n6lAAdCA3cV/o57wmQ18LG2YA/8xlwJI+S M9alopIQc7ohvlPfQQ3+PqSIQtIw5NwP7XH3ZZa4kbIRHGYYsQBS7b2y/GCJfAIS+qKw uG+w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:message-id:date:subject:cc :to:from; bh=YHUn0ZwrBFuM3TYLbrMq+/7PLDLklCfIEX9V3V7o/mQ=; b=lfIi87W5rroghRkbryM8/wMVYJmV3mV5p2hJxaSeHdts7252DX23jN7mY04Csm4wAi krmWp4ttC7NWWLPMmKBnsuhjsyi0yvRDs9uz/8SiRShOP8whsqf1m8Q2dbZxkFsajYLI /nWTTk0qqKOG5lVsAqmQdikLp7SzS0i+xjZMF791J9yXdG7UbFSSVD8Gq4so1SmJ6JyI ZFCBXyu2Y5JEO6Ekw4OrAc3DnVMe28Gk94g+v4ygqNWt0W8nsQz6pky7pbr2gu906l2W bKzUEV9uyHjzcdDn0iIc3wEnJivhTv2Wr8fTnpUfS40EjyYPBCXVyX3j0B2sKws4YoeG kkIw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id o18si5163257ejh.46.2020.04.29.17.38.36; Wed, 29 Apr 2020 17:38:59 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726483AbgD3Aeb (ORCPT + 99 others); Wed, 29 Apr 2020 20:34:31 -0400 Received: from pbmsgap01.intersil.com ([192.157.179.201]:48322 "EHLO pbmsgap01.intersil.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726279AbgD3Aea (ORCPT ); Wed, 29 Apr 2020 20:34:30 -0400 X-Greylist: delayed 342 seconds by postgrey-1.27 at vger.kernel.org; Wed, 29 Apr 2020 20:34:30 EDT Received: from pps.filterd (pbmsgap01.intersil.com [127.0.0.1]) by pbmsgap01.intersil.com (8.16.0.27/8.16.0.27) with SMTP id 03U0P6iB005024; Wed, 29 Apr 2020 20:28:46 -0400 Received: from pbmxdp01.intersil.corp (pbmxdp01.pb.intersil.com [132.158.200.222]) by pbmsgap01.intersil.com with ESMTP id 30mgqytds5-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-SHA384 bits=256 verify=NOT); Wed, 29 Apr 2020 20:28:46 -0400 Received: from pbmxdp03.intersil.corp (132.158.200.224) by pbmxdp01.intersil.corp (132.158.200.222) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384_P384) id 15.1.1531.3; Wed, 29 Apr 2020 20:28:45 -0400 Received: from localhost (132.158.202.109) by pbmxdp03.intersil.corp (132.158.200.224) with Microsoft SMTP Server id 15.1.1531.3 via Frontend Transport; Wed, 29 Apr 2020 20:28:44 -0400 From: To: CC: , , , Vincent Cheng Subject: [PATCH net-next 0/3] ptp: Add adjust phase to support phase offset. Date: Wed, 29 Apr 2020 20:28:22 -0400 Message-ID: <1588206505-21773-1-git-send-email-vincent.cheng.xh@renesas.com> X-Mailer: git-send-email 2.7.4 X-TM-AS-MML: disable MIME-Version: 1.0 Content-Type: text/plain X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:6.0.138,18.0.676 definitions=2020-04-29_11:2020-04-29,2020-04-29 signatures=0 X-Proofpoint-Spam-Details: rule=junk_notspam policy=junk score=0 suspectscore=4 malwarescore=0 phishscore=0 bulkscore=0 spamscore=0 mlxscore=0 mlxlogscore=661 adultscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.0.1-2002250000 definitions=main-2004300000 X-Proofpoint-Spam-Reason: mlx Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Vincent Cheng This series adds adjust phase to the PTP Hardware Clock device interface. Some PTP hardware clocks have a write phase mode that has a built-in hardware filtering capability. The write phase mode utilizes a phase offset control word instead of a frequency offset control word. Add adjust phase function to take advantage of this capability. Vincent Cheng (3): ptp: Add adjphase function to support phase offset control. ptp: Add adjust_phase to ptp_clock_caps capability. ptp: ptp_clockmatrix: Add adjphase() to support PHC write phase mode. drivers/ptp/ptp_chardev.c | 1 + drivers/ptp/ptp_clock.c | 2 + drivers/ptp/ptp_clockmatrix.c | 123 ++++++++++++++++++++++++++++++++++ drivers/ptp/ptp_clockmatrix.h | 11 ++- include/linux/ptp_clock_kernel.h | 6 +- include/uapi/linux/ptp_clock.h | 4 +- tools/testing/selftests/ptp/testptp.c | 6 +- 7 files changed, 147 insertions(+), 6 deletions(-) -- 2.7.4