Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp1288063ybz; Wed, 29 Apr 2020 18:58:31 -0700 (PDT) X-Google-Smtp-Source: APiQypIYcJBWTcfvRYczZgPJiswiYyVd2GHZ57Ck9xDPo4COT0GLTg8cZRxcWBr7lnkbfx4x0MeE X-Received: by 2002:a17:907:40f2:: with SMTP id no2mr600440ejb.41.1588211911052; Wed, 29 Apr 2020 18:58:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1588211911; cv=none; d=google.com; s=arc-20160816; b=os7xFxntTBhz6qG/qn7GqDMy4VWOopp/B8BGbaVfZjJ5NgRm0TkCWC7mQobviU0j1j gYl+zcc9R+TggigkZOfOfhy7Ct6YmV8lM9V2zb2G9FJF2QJXwG52hVsshV/HA0MMemkF ojz5FWM7O5ZaXS1hf7e59ZsuAnopWdmvbg2hNl+2n1kClgzsVaneNR60DQsSq72EGfGo P0wirPJkkah6kXplZtzy+6HhF88AWQRMzKPWZ47WFC6yYWnz3Z20YsIRfggbdY/iuPa8 vRhjk/jc4caVqQjeVykMmRL/pn3DOFh7alb43z3MsJ6un3nWCp0FPUoTXI0oyiSmpKyz EEZQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=sjnwmD6Er1w9UaLTPZBeX3w+beGqKx5FOHmNIW5JCNY=; b=eK8koLvU6Wgw5NML5wT42VMr2RXr1I9J7thv0vCKbmjuL29V8MPhyED5IipL03JcCX JERACVq1Ns9NRNtjltN1RrYDW/6yVXgbnQfn5N4LbCPmtqo5+A5IVaX+Veh2W0MMWNvM 7a8gftBwoahRWsHU0HpSTnXiHelV1JH71mg7ZDGNKjNK2SrZXgqq7Hk9V2UsV8st7H/A m9XQKgdczh/D5uLF30XY53L35kC2lVmpmu+r7xHT1r4SyHex4vwbWuXPq+A+OuL0jJ0c /9oxpR8Ayf/U4Iaf8VTUwgxBi4FyJgkPEPeIL9miWMHuhHA7+BwpGJhLrKrUDsrCtyX6 Bopg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id pk26si5011487ejb.404.2020.04.29.18.58.08; Wed, 29 Apr 2020 18:58:31 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726832AbgD3Bza (ORCPT + 99 others); Wed, 29 Apr 2020 21:55:30 -0400 Received: from mail-oi1-f196.google.com ([209.85.167.196]:42728 "EHLO mail-oi1-f196.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726180AbgD3Bz3 (ORCPT ); Wed, 29 Apr 2020 21:55:29 -0400 Received: by mail-oi1-f196.google.com with SMTP id i13so3817213oie.9; Wed, 29 Apr 2020 18:55:28 -0700 (PDT) X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to:user-agent; bh=sjnwmD6Er1w9UaLTPZBeX3w+beGqKx5FOHmNIW5JCNY=; b=br/WRw/PS/8rOMYTeUiT3B5B5Zpeb9/TfP0LPZxCWI9qQMeLnL/m4jQ5l9zf5N1GAK bNaM71mlgTKRi+CWgOxJP2EcFXVubaoxQcUWS9atvn0csUHsjjUkPhPC6BvbtKJL/Wzq vYzBnnduLtkXSikXMLIK21HMLnaz6c2CZFUNocXkkhz3zhgzb6UJEu0XB5S8V+APLl/9 G6Q9VwluCcIDJ2rSJK5naXgQ2jRQXZojiMp+jqu7UuLDWGoKiVGPVPlCreQw/zUOuW9v GZc5ow84CwGBMJPKGba7mqWqMbryeAcs/pHiaxLQgNtlZgP86j+BTAsLjzybJcauhoNV LBvA== X-Gm-Message-State: AGi0Puab0y3dAW9gNwgAg0WvhKLmt0Cm8Igw72Mz8EEQ6x1Z5kXST+8r pWXdvZFCme1584it7GVixg== X-Received: by 2002:aca:3ad7:: with SMTP id h206mr129871oia.169.1588211728100; Wed, 29 Apr 2020 18:55:28 -0700 (PDT) Received: from rob-hp-laptop (24-155-109-49.dyn.grandenetworks.net. [24.155.109.49]) by smtp.gmail.com with ESMTPSA id k8sm983315oor.11.2020.04.29.18.55.26 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 29 Apr 2020 18:55:27 -0700 (PDT) Received: (nullmailer pid 21922 invoked by uid 1000); Thu, 30 Apr 2020 01:55:21 -0000 Date: Wed, 29 Apr 2020 20:55:21 -0500 From: Rob Herring To: Kishon Vijay Abraham I Cc: Tom Joseph , Bjorn Helgaas , Lorenzo Pieralisi , Andrew Murray , Arnd Bergmann , Greg Kroah-Hartman , linux-arm-kernel@lists.infradead.org, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH v3 09/14] PCI: cadence: Add MSI-X support to Endpoint driver Message-ID: <20200430015521.GA6344@bogus> References: <20200417125753.13021-1-kishon@ti.com> <20200417125753.13021-10-kishon@ti.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20200417125753.13021-10-kishon@ti.com> User-Agent: Mutt/1.10.1 (2018-07-13) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri, Apr 17, 2020 at 06:27:48PM +0530, Kishon Vijay Abraham I wrote: > From: Alan Douglas > > Implement ->set_msix() and ->get_msix() callback functions in order > to configure MSIX capability in the PCIe endpoint controller. > > Add cdns_pcie_ep_send_msix_irq() to send MSIX interrupts to Host. > cdns_pcie_ep_send_msix_irq() gets the MSIX table address (virtual > address) from "struct cdns_pcie_epf" that gets initialized in > ->set_bar() call back function. > > [kishon@ti.com: Re-implement MSIX support in accordance with the > re-designed core MSI-X interfaces] > Signed-off-by: Kishon Vijay Abraham I > Signed-off-by: Alan Douglas Your Sob should be last. > --- > .../pci/controller/cadence/pcie-cadence-ep.c | 112 +++++++++++++++++- > drivers/pci/controller/cadence/pcie-cadence.h | 10 ++ > 2 files changed, 121 insertions(+), 1 deletion(-) > > diff --git a/drivers/pci/controller/cadence/pcie-cadence-ep.c b/drivers/pci/controller/cadence/pcie-cadence-ep.c > index 14021d760482..c43340ca0630 100644 > --- a/drivers/pci/controller/cadence/pcie-cadence-ep.c > +++ b/drivers/pci/controller/cadence/pcie-cadence-ep.c > @@ -51,6 +51,7 @@ static int cdns_pcie_ep_set_bar(struct pci_epc *epc, u8 fn, > struct pci_epf_bar *epf_bar) > { > struct cdns_pcie_ep *ep = epc_get_drvdata(epc); > + struct cdns_pcie_epf *epf = &ep->epf[fn]; > struct cdns_pcie *pcie = &ep->pcie; > dma_addr_t bar_phys = epf_bar->phys_addr; > enum pci_barno bar = epf_bar->barno; > @@ -111,6 +112,8 @@ static int cdns_pcie_ep_set_bar(struct pci_epc *epc, u8 fn, > CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL(b, ctrl)); > cdns_pcie_writel(pcie, reg, cfg); > > + epf->epf_bar[bar] = epf_bar; > + > return 0; > } > > @@ -118,6 +121,7 @@ static void cdns_pcie_ep_clear_bar(struct pci_epc *epc, u8 fn, > struct pci_epf_bar *epf_bar) > { > struct cdns_pcie_ep *ep = epc_get_drvdata(epc); > + struct cdns_pcie_epf *epf = &ep->epf[fn]; > struct cdns_pcie *pcie = &ep->pcie; > enum pci_barno bar = epf_bar->barno; > u32 reg, cfg, b, ctrl; > @@ -139,6 +143,8 @@ static void cdns_pcie_ep_clear_bar(struct pci_epc *epc, u8 fn, > > cdns_pcie_writel(pcie, CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR0(fn, bar), 0); > cdns_pcie_writel(pcie, CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR1(fn, bar), 0); > + > + epf->epf_bar[bar] = NULL; > } > > static int cdns_pcie_ep_map_addr(struct pci_epc *epc, u8 fn, phys_addr_t addr, > @@ -224,6 +230,50 @@ static int cdns_pcie_ep_get_msi(struct pci_epc *epc, u8 fn) > return mme; > } > > +static int cdns_pcie_ep_get_msix(struct pci_epc *epc, u8 func_no) > +{ > + struct cdns_pcie_ep *ep = epc_get_drvdata(epc); > + struct cdns_pcie *pcie = &ep->pcie; > + u32 cap = CDNS_PCIE_EP_FUNC_MSIX_CAP_OFFSET; > + u32 val, reg; > + > + reg = cap + PCI_MSIX_FLAGS; > + val = cdns_pcie_ep_fn_readw(pcie, func_no, reg); > + if (!(val & PCI_MSIX_FLAGS_ENABLE)) > + return -EINVAL; > + > + val &= PCI_MSIX_FLAGS_QSIZE; > + > + return val; > +} > + > +static int cdns_pcie_ep_set_msix(struct pci_epc *epc, u8 fn, u16 interrupts, > + enum pci_barno bir, u32 offset) > +{ > + struct cdns_pcie_ep *ep = epc_get_drvdata(epc); > + struct cdns_pcie *pcie = &ep->pcie; > + u32 cap = CDNS_PCIE_EP_FUNC_MSIX_CAP_OFFSET; > + u32 val, reg; > + > + reg = cap + PCI_MSIX_FLAGS; > + val = cdns_pcie_ep_fn_readw(pcie, fn, reg); > + val &= ~PCI_MSIX_FLAGS_QSIZE; > + val |= interrupts; > + cdns_pcie_ep_fn_writew(pcie, fn, reg, val); > + > + /* Set MSIX BAR and offset */ > + reg = cap + PCI_MSIX_TABLE; > + val = offset | bir; > + cdns_pcie_ep_fn_writel(pcie, fn, reg, val); > + > + /* Set PBA BAR and offset. BAR must match MSIX BAR */ > + reg = cap + PCI_MSIX_PBA; > + val = (offset + (interrupts * PCI_MSIX_ENTRY_SIZE)) | bir; > + cdns_pcie_ep_fn_writel(pcie, fn, reg, val); > + > + return 0; > +} > + > static void cdns_pcie_ep_assert_intx(struct cdns_pcie_ep *ep, u8 fn, > u8 intx, bool is_asserted) > { > @@ -330,6 +380,56 @@ static int cdns_pcie_ep_send_msi_irq(struct cdns_pcie_ep *ep, u8 fn, > return 0; > } > > +static int cdns_pcie_ep_send_msix_irq(struct cdns_pcie_ep *ep, u8 fn, > + u16 interrupt_num) > +{ > + u32 cap = CDNS_PCIE_EP_FUNC_MSIX_CAP_OFFSET; > + u32 tbl_offset, msg_data, reg, vec_ctrl; > + struct cdns_pcie *pcie = &ep->pcie; > + struct pci_epf_msix_tbl *msix_tbl; > + struct pci_epf_bar *epf_bar; > + struct cdns_pcie_epf *epf; > + u64 pci_addr_mask = 0xff; > + u64 msg_addr; > + u16 flags; > + u8 bir; > + > + /* Check whether the MSI-X feature has been enabled by the PCI host. */ > + flags = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSIX_FLAGS); > + if (!(flags & PCI_MSIX_FLAGS_ENABLE)) > + return -EINVAL; > + > + reg = cap + PCI_MSIX_TABLE; > + tbl_offset = cdns_pcie_ep_fn_readl(pcie, fn, reg); > + bir = tbl_offset & PCI_MSIX_TABLE_BIR; > + tbl_offset &= PCI_MSIX_TABLE_OFFSET; > + > + epf = &ep->epf[fn]; > + epf_bar = epf->epf_bar[bir]; > + msix_tbl = epf_bar->addr; > + msix_tbl = (struct pci_epf_msix_tbl *)((char *)msix_tbl + tbl_offset); > + > + msg_addr = msix_tbl[(interrupt_num - 1)].msg_addr; > + msg_data = msix_tbl[(interrupt_num - 1)].msg_data; > + vec_ctrl = msix_tbl[(interrupt_num - 1)].vector_ctrl; > + > + /* Set the outbound region if needed. */ > + if (ep->irq_pci_addr != (msg_addr & ~pci_addr_mask) || > + ep->irq_pci_fn != fn) { > + /* First region was reserved for IRQ writes. */ > + cdns_pcie_set_outbound_region(pcie, fn, 0, > + false, > + ep->irq_phys_addr, > + msg_addr & ~pci_addr_mask, > + pci_addr_mask + 1); > + ep->irq_pci_addr = (msg_addr & ~pci_addr_mask); > + ep->irq_pci_fn = fn; > + } > + writel(msg_data, ep->irq_cpu_addr + (msg_addr & pci_addr_mask)); > + > + return 0; > +} > + > static int cdns_pcie_ep_raise_irq(struct pci_epc *epc, u8 fn, > enum pci_epc_irq_type type, > u16 interrupt_num) > @@ -343,6 +443,9 @@ static int cdns_pcie_ep_raise_irq(struct pci_epc *epc, u8 fn, > case PCI_EPC_IRQ_MSI: > return cdns_pcie_ep_send_msi_irq(ep, fn, interrupt_num); > > + case PCI_EPC_IRQ_MSIX: > + return cdns_pcie_ep_send_msix_irq(ep, fn, interrupt_num); > + > default: > break; > } > @@ -380,7 +483,7 @@ static int cdns_pcie_ep_start(struct pci_epc *epc) > static const struct pci_epc_features cdns_pcie_epc_features = { > .linkup_notifier = false, > .msi_capable = true, > - .msix_capable = false, > + .msix_capable = true, > }; > > static const struct pci_epc_features* > @@ -397,6 +500,8 @@ static const struct pci_epc_ops cdns_pcie_epc_ops = { > .unmap_addr = cdns_pcie_ep_unmap_addr, > .set_msi = cdns_pcie_ep_set_msi, > .get_msi = cdns_pcie_ep_get_msi, > + .set_msix = cdns_pcie_ep_set_msix, > + .get_msix = cdns_pcie_ep_get_msix, > .raise_irq = cdns_pcie_ep_raise_irq, > .start = cdns_pcie_ep_start, > .get_features = cdns_pcie_ep_get_features, > @@ -455,6 +560,11 @@ int cdns_pcie_ep_setup(struct cdns_pcie_ep *ep) > if (of_property_read_u8(np, "max-functions", &epc->max_functions) < 0) > epc->max_functions = 1; > > + ep->epf = devm_kcalloc(dev, epc->max_functions, sizeof(*ep->epf), > + GFP_KERNEL); > + if (!ep->epf) > + return -ENOMEM; > + > ret = pci_epc_mem_init(epc, pcie->mem_res->start, > resource_size(pcie->mem_res)); > if (ret < 0) { > diff --git a/drivers/pci/controller/cadence/pcie-cadence.h b/drivers/pci/controller/cadence/pcie-cadence.h > index 16a6b0ee547c..ea850290a602 100644 > --- a/drivers/pci/controller/cadence/pcie-cadence.h > +++ b/drivers/pci/controller/cadence/pcie-cadence.h > @@ -99,6 +99,7 @@ > #define CDNS_PCIE_EP_FUNC_BASE(fn) (((fn) << 12) & GENMASK(19, 12)) > > #define CDNS_PCIE_EP_FUNC_MSI_CAP_OFFSET 0x90 > +#define CDNS_PCIE_EP_FUNC_MSIX_CAP_OFFSET 0xb0 > > /* > * Root Port Registers (PCI configuration space for the root port function) > @@ -280,6 +281,14 @@ struct cdns_pcie_rc { > u32 device_id; > }; > > +/** > + * struct cdns_pcie_epf - Structure to hold info about endpoint function > + * @epf_bar: reference to the pci_epf_bar for the six Base Address Registers > + */ > +struct cdns_pcie_epf { > + struct pci_epf_bar *epf_bar[PCI_STD_NUM_BARS]; > +}; > + > /** > * struct cdns_pcie_ep - private data for this PCIe endpoint controller driver > * @pcie: Cadence PCIe controller > @@ -307,6 +316,7 @@ struct cdns_pcie_ep { > u64 irq_pci_addr; > u8 irq_pci_fn; > u8 irq_pending; > + struct cdns_pcie_epf *epf; > }; > > > -- > 2.17.1 >