Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp3293563ybz; Sun, 3 May 2020 23:24:25 -0700 (PDT) X-Google-Smtp-Source: APiQypJydDb5ImSzyUWtElNZiXThrHLna4+XZfvYpqvwepKd9SS7I+G6Y2Z0mZkx8xUiqEEckmtJ X-Received: by 2002:a17:906:a3da:: with SMTP id ca26mr14018260ejb.125.1588573465185; Sun, 03 May 2020 23:24:25 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1588573465; cv=none; d=google.com; s=arc-20160816; b=pUKVvvXTzK19mReXcjHXylB6FriUwkZ003BMam8/IhgtdK2edu5SK6YJgfGxduyF5C 1874WtadvnkUPvwFwcyiOnzU66byrdKyNDe8BYOaNRjbEInnIQKe0W8np0b71R0YJmIM BQqL5RrJf5dRFiyUXtTBkAt1cHC3A37DEZACLUXiFnjE6APsn8dcjHV7g0WGTB+CJQri rldlCgU3YzgcBjWXqZaYFp/RvOEz8KkGLSGnbG/IiUdTGtnlJof1moyBgCqOue16+ldM JDt++gSN8B79sQvQ4SkMwZ7wMo27GNLd2Z6mpFxed64FJMTSKHZTaUamvUwkanNFeUbL gbRg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=DPW0U0UxtSR6RNx7s9Hq2jHY0YeMsD+BTVSQM6t0hfU=; b=X8NbKWJq5XkPXpTKkeYsmyIbhXl2sWG/QfWKo7nEEkqJs4mNMgrZZXSA+XHfPqQYoQ P1nxnkF5I34O2v6r3/16oqQ+TByaHgCjkVAicENsFxB1qDeJkb4zcWnwojPiO7YsN4K0 7Bd/nZT/+u61DpUw9JxKd9Ay9ZcYtbBnOJFBV5OG6cOTjeJLLZ7wJmcv4srXYEOmCedB m71iBFekaemqzlN7Eyz7PCBtsxZ0dZcCEUHfNkZD3UnMuggWAnrw5/8rjjaWtv8KBu32 NTIy+VL9Dv0hycCHgITlpWnRRsYMa288V79kPBR1/Zq7/U+/X2fEwcKsTl01GlCGNmZH yDpw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id jz6si6105813ejb.327.2020.05.03.23.24.02; Sun, 03 May 2020 23:24:25 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727103AbgEDGUc (ORCPT + 99 others); Mon, 4 May 2020 02:20:32 -0400 Received: from alexa-out-sd-01.qualcomm.com ([199.106.114.38]:59629 "EHLO alexa-out-sd-01.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726906AbgEDGUb (ORCPT ); Mon, 4 May 2020 02:20:31 -0400 Received: from unknown (HELO ironmsg-SD-alpha.qualcomm.com) ([10.53.140.30]) by alexa-out-sd-01.qualcomm.com with ESMTP; 03 May 2020 23:20:31 -0700 Received: from sivaprak-linux.qualcomm.com ([10.201.3.202]) by ironmsg-SD-alpha.qualcomm.com with ESMTP; 03 May 2020 23:20:28 -0700 Received: by sivaprak-linux.qualcomm.com (Postfix, from userid 459349) id B6D882173A; Mon, 4 May 2020 11:50:26 +0530 (IST) From: Sivaprakash Murugesan To: agross@kernel.org, bjorn.andersson@linaro.org, mturquette@baylibre.com, sboyd@kernel.org, robh+dt@kernel.org, jassisinghbrar@gmail.com, linux-arm-msm@vger.kernel.org, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Sivaprakash Murugesan Subject: [PATCH V4 2/8] dt-bindings: clock: Add schema for QCOM IPQ apss pll Date: Mon, 4 May 2020 11:50:18 +0530 Message-Id: <1588573224-3038-3-git-send-email-sivaprak@codeaurora.org> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1588573224-3038-1-git-send-email-sivaprak@codeaurora.org> References: <1588573224-3038-1-git-send-email-sivaprak@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add dt-binding for apss pll found on QCOM IPQ platforms Signed-off-by: Sivaprakash Murugesan --- .../bindings/clock/qcom,ipq-apsspll.yaml | 49 ++++++++++++++++++++++ 1 file changed, 49 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/qcom,ipq-apsspll.yaml diff --git a/Documentation/devicetree/bindings/clock/qcom,ipq-apsspll.yaml b/Documentation/devicetree/bindings/clock/qcom,ipq-apsspll.yaml new file mode 100644 index 0000000..dd12ec4 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/qcom,ipq-apsspll.yaml @@ -0,0 +1,49 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/qcom,ipq-apsspll.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm IPQ APSS PLL Binding + +maintainers: + - Sivaprakash Murugesan + +description: + The APSS PLL is the main clock that feds the CPUs on QCOM IPQ platforms. + It can support frequencies above 1GHz. + +properties: + compatible: + const: qcom,ipq-apss-pll + + reg: + maxItems: 1 + + '#clock-cells': + const: 0 + + clocks: + items: + - description: board XO clock + + clock-names: + items: + - const: xo + +required: + - compatible + - reg + - '#clock-cells' + +additionalProperties: false + +examples: + - | + a53pll_ipq: clock@b116000 { + compatible = "qcom,ipq-apss-pll"; + reg = <0x0b116000 0x40>; + #clock-cells = <0>; + clocks = <&xo>; + clock-names = "xo"; + }; -- 2.7.4