Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp3298096ybz; Sun, 3 May 2020 23:32:46 -0700 (PDT) X-Google-Smtp-Source: APiQypJJU7GFb82UzHBZZnbf6Gv8oclD5nBhLcnxSlpAjL1JBnBT1SYiXT9kpsY4cEgNLNmpCAOv X-Received: by 2002:a17:906:e5a:: with SMTP id q26mr12883723eji.261.1588573966343; Sun, 03 May 2020 23:32:46 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1588573966; cv=none; d=google.com; s=arc-20160816; b=kY5w74xxFfIv+Is7WvpLyDVtOWkQSNw6qkt2s5t82Y+sOw3TYPsymoNKRULji3efIP pHhGWU/bOk7TuQ943j7eMAuljmcZwA+ulZnMIAd2QzLBjncOBrtis7AVv772f+kOPUqs lv4AxKHvV6Py0PpB30/UJLkdkA9oWkZ4x65JvIvzvi3syUMr3VQm4efEhrjjPfLwncFx v1SqN9l8xBLOGan9aXiHFOADBPDTLD7BBBOFiK3CB1A88az3k0lS7LkeNiSnkeybUoTV m7ec/wyp1qEeqQnJsdMN+3NxAhSYClC5rJJJtgK3d6ROIOCsWKXFCt3OTEYAZJ4GSqRq ftGA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from; bh=xrZL16gzZE4ng6BTXvA3mO8KIiF00eiOLkXLAARgjhs=; b=ui/HYORPXHO7ewlmxbPLif/J3tE8SNhVwRzbWqfbN/guDSsE1OMdXSKJPMXOC99+aV sLQ179XOUYYpAqDnTXzPFfhz9weP2ti8RpZSNqCcvz7/FPALqvbut0m8qL3w59VOGLD4 2y+f3MSfzydzIUg5Krhh3gvNkOZ6HY+rvaBfjhazqA6HyugGC1eHSo5HGG7+GBYrg0tR m63uoMC3RtV/LjvWsPXod9YEVEpNG8ptnj6Thz/Sr+xg/M2ryQi1aiovmFD4fhhXIAPk MDwa77hDfjqNoL/CrIa/6qETW49kJOfA/COQtwciDk/o+NQjQ/HhRsKV4cITA3vh3nVy G/Tg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id p12si6137067ejo.516.2020.05.03.23.32.23; Sun, 03 May 2020 23:32:46 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727105AbgEDGa6 (ORCPT + 99 others); Mon, 4 May 2020 02:30:58 -0400 Received: from alexa-out-sd-01.qualcomm.com ([199.106.114.38]:52224 "EHLO alexa-out-sd-01.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726330AbgEDGa5 (ORCPT ); Mon, 4 May 2020 02:30:57 -0400 Received: from unknown (HELO ironmsg02-sd.qualcomm.com) ([10.53.140.142]) by alexa-out-sd-01.qualcomm.com with ESMTP; 03 May 2020 23:30:31 -0700 Received: from sivaprak-linux.qualcomm.com ([10.201.3.202]) by ironmsg02-sd.qualcomm.com with ESMTP; 03 May 2020 23:30:29 -0700 Received: by sivaprak-linux.qualcomm.com (Postfix, from userid 459349) id 5BDE92168F; Mon, 4 May 2020 12:00:27 +0530 (IST) From: Sivaprakash Murugesan To: agross@kernel.org, bjorn.andersson@linaro.org, mturquette@baylibre.com, sboyd@kernel.org, robh+dt@kernel.org, linux-arm-msm@vger.kernel.org, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Cc: Sivaprakash Murugesan Subject: [PATCH] dt-bindings: clock: Add YAML schemas for QCOM A53 PLL Date: Mon, 4 May 2020 12:00:03 +0530 Message-Id: <1588573803-3823-1-git-send-email-sivaprak@codeaurora.org> X-Mailer: git-send-email 2.7.4 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds schema for primary CPU PLL found on few Qualcomm platforms. Signed-off-by: Sivaprakash Murugesan --- .../devicetree/bindings/clock/qcom,a53pll.txt | 22 ------------ .../devicetree/bindings/clock/qcom,a53pll.yaml | 40 ++++++++++++++++++++++ 2 files changed, 40 insertions(+), 22 deletions(-) delete mode 100644 Documentation/devicetree/bindings/clock/qcom,a53pll.txt create mode 100644 Documentation/devicetree/bindings/clock/qcom,a53pll.yaml diff --git a/Documentation/devicetree/bindings/clock/qcom,a53pll.txt b/Documentation/devicetree/bindings/clock/qcom,a53pll.txt deleted file mode 100644 index e3fa811..0000000 --- a/Documentation/devicetree/bindings/clock/qcom,a53pll.txt +++ /dev/null @@ -1,22 +0,0 @@ -Qualcomm MSM8916 A53 PLL Binding --------------------------------- -The A53 PLL on MSM8916 platforms is the main CPU PLL used used for frequencies -above 1GHz. - -Required properties : -- compatible : Shall contain only one of the following: - - "qcom,msm8916-a53pll" - -- reg : shall contain base register location and length - -- #clock-cells : must be set to <0> - -Example: - - a53pll: clock@b016000 { - compatible = "qcom,msm8916-a53pll"; - reg = <0xb016000 0x40>; - #clock-cells = <0>; - }; - diff --git a/Documentation/devicetree/bindings/clock/qcom,a53pll.yaml b/Documentation/devicetree/bindings/clock/qcom,a53pll.yaml new file mode 100644 index 0000000..20d2638 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/qcom,a53pll.yaml @@ -0,0 +1,40 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/qcom,a53pll.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Qualcomm A53 PLL Binding + +maintainers: + - Sivaprakash Murugesan + +description: + The A53 PLL on few Qualcomm platforms is the main CPU PLL used used for + frequencies above 1GHz. + +properties: + compatible: + const: qcom,msm8916-a53pll + + reg: + maxItems: 1 + + '#clock-cells': + const: 0 + +required: + - compatible + - reg + - '#clock-cells' + +additionalProperties: false + +examples: + #Example 1 - A53 PLL found on MSM8916 devices + - | + a53pll: clock@b016000 { + compatible = "qcom,msm8916-a53pll"; + reg = <0xb016000 0x40>; + #clock-cells = <0>; + }; -- 2.7.4