Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp3405977ybz; Mon, 4 May 2020 02:19:10 -0700 (PDT) X-Google-Smtp-Source: APiQypIaCQ/quQlilR+QAXN/gaw0NIadCfldxijuHVeTrdQelKS1KJ0PnrsSgSXkAAfOFMr191MJ X-Received: by 2002:a05:6402:1008:: with SMTP id c8mr13137290edu.242.1588583950011; Mon, 04 May 2020 02:19:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1588583950; cv=none; d=google.com; s=arc-20160816; b=EVSQNc5gFy14CVGiO9w+yNiLhbYTLH6HqEXk/CeJpKeh5ivAg1g79QC+cdiip5wYCq UNUb0J7QFRnB+sg+BtG1WGkzGZVuGFmnR9l9ARFV4ROKVkq0goMZdz8v/8ChCzVAIg0B rlt/Am7r0OdQ2vNBWUuG3WELtWA0Bo0+4mUUVJR8/Luj2sZGmnqMP47kxhxqLqPThGyl q+3xN7/prInqIpMi1wGtqbIsR5ZvuJUBIpmcIbtcWDQ1vstKvxwYY8AvFh/8651hHzFQ j0zetoY6ucQQNWrKyY56st03Ou2lQDJ23Y1IvSMlY20Nawk5jiY/BiRBfL6Seu4a0iT0 U+0w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:reply-to:ironport-sdr :ironport-sdr; bh=dm8f48YEsDtsuKne0of5t23XFguIjv/pzjkvIUVl5sU=; b=sqvFaSTXdaxcdLh3D991di2sjm2rKdyGSk7z2vxN52HCL7JM2rkO7+J8j7+H4HVBDN wMGMEV25dcUU+ol3pmOp+m+AVcdGPtz669hif7cpH7g9xcg1g1XZg5bpH2BAC+N6Fjoh EnYGfEX02pjwyk0q9ZidobG9cTAOgnrYAObZyzXYTfNMw3yOk/vyrnXTtUK/jmk6oSf4 XwtEPC5A1B7HIoEuCWQ8P6IaWlpjCBjbnnn/yJo+IUYhKDhzKqTYY9f43xRjE8zt2qbn 8NcSWE9hpckpFbXT1RffxY1HvrvxhprSp0J/+XFAJzeMjdIvRSQsVZwAsc4klK5Cuiyu yffQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id di22si6330294edb.427.2020.05.04.02.18.47; Mon, 04 May 2020 02:19:10 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728068AbgEDJRO (ORCPT + 99 others); Mon, 4 May 2020 05:17:14 -0400 Received: from mga01.intel.com ([192.55.52.88]:32748 "EHLO mga01.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726467AbgEDJRN (ORCPT ); Mon, 4 May 2020 05:17:13 -0400 IronPort-SDR: z+8C1aCJOkoJ3lT6HuKSUlbQaE2jCEDsp3Zb+lKplgk/9hVFI5SwAEXQXZO7H7AyrcqVmXTduS ttD6htasAS/Q== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga001.fm.intel.com ([10.253.24.23]) by fmsmga101.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 04 May 2020 02:17:09 -0700 IronPort-SDR: Dq52u6PWQtdqZ0Px8+M4c1TID7QfAh+HOAP/p6nNUDLeMMv1hJlRd8Q4jvanxUVo4vadOyl3wp vhi+rOAuJUHg== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.73,351,1583222400"; d="scan'208";a="369037346" Received: from linux.intel.com ([10.54.29.200]) by fmsmga001.fm.intel.com with ESMTP; 04 May 2020 02:17:09 -0700 Received: from [10.214.154.10] (vramuthx-MOBL1.gar.corp.intel.com [10.214.154.10]) by linux.intel.com (Postfix) with ESMTP id 01894580613; Mon, 4 May 2020 02:17:04 -0700 (PDT) Reply-To: vadivel.muruganx.ramuthevar@linux.intel.com Subject: Re: [PATCH v4 2/2] mtd: rawnand: Add NAND controller support on Intel LGM SoC To: Boris Brezillon Cc: tglx@linutronix.de, cheol.yong.kim@intel.com, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, masonccyang@mxic.com.tw, anders.roxell@linaro.org, vigneshr@ti.com, arnd@arndb.de, hauke.mehrtens@intel.com, richard@nod.at, brendanhiggins@google.com, linux-mips@vger.kernel.org, robh+dt@kernel.org, linux-mtd@lists.infradead.org, miquel.raynal@bootlin.com, qi-ming.wu@intel.com, andriy.shevchenko@intel.com References: <20200429104205.18780-1-vadivel.muruganx.ramuthevar@linux.intel.com> <20200429104205.18780-3-vadivel.muruganx.ramuthevar@linux.intel.com> <20200429162249.55d38ee8@collabora.com> <9d77c64c-d0f9-7a13-3391-d05bf458bdb1@linux.intel.com> <20200429164832.6800fc70@collabora.com> <2e83a2f7-853c-f0e2-f686-daf1e0649eae@linux.intel.com> <20200429173107.5c6d2f55@collabora.com> <1de9ba29-30f1-6829-27e0-6f141e9bb1e6@linux.intel.com> <20200430102114.29b6552f@collabora.com> <1df71cf7-4cae-4cd0-864c-0812bb2cc123@linux.intel.com> <20200430103658.4b0b979e@collabora.com> <1d5aec11-a7b5-01c2-6614-16e57c64511b@linux.intel.com> <20200430143600.27031639@collabora.com> <20200430150124.7856d112@collabora.com> <20200504090824.1eb16b78@collabora.com> <854521ed-b0f9-0f0f-2cd7-5ad11b2d059a@linux.intel.com> <20200504091755.0d0e73aa@collabora.com> <20200504105828.72aaf7b8@collabora.com> From: "Ramuthevar, Vadivel MuruganX" Message-ID: Date: Mon, 4 May 2020 17:17:03 +0800 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:68.0) Gecko/20100101 Thunderbird/68.7.0 MIME-Version: 1.0 In-Reply-To: <20200504105828.72aaf7b8@collabora.com> Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Boris, On 4/5/2020 4:58 pm, Boris Brezillon wrote: > On Mon, 4 May 2020 16:50:08 +0800 > "Ramuthevar, Vadivel MuruganX" > wrote: > >> Hi Boris, >> >> On 4/5/2020 3:17 pm, Boris Brezillon wrote: >>> On Mon, 4 May 2020 15:15:08 +0800 >>> "Ramuthevar, Vadivel MuruganX" >>> wrote: >>> >>>> Hi Boris, >>>> >>>> Thank you very much for the prompt review and suggestions... >>>> >>>> On 4/5/2020 3:08 pm, Boris Brezillon wrote: >>>>> On Mon, 4 May 2020 10:02:35 +0800 >>>>> "Ramuthevar, Vadivel MuruganX" >>>>> wrote: >>>>> >>>>>> Hi Boris, >>>>>> >>>>>> On 30/4/2020 9:01 pm, Boris Brezillon wrote: >>>>>>> On Thu, 30 Apr 2020 14:36:00 +0200 >>>>>>> Boris Brezillon wrote: >>>>>>> >>>>>>>> On Thu, 30 Apr 2020 17:07:03 +0800 >>>>>>>> "Ramuthevar, Vadivel MuruganX" >>>>>>>> wrote: >>>>>>>> >>>>>>>>>>>> The question is, is it the same value we have in nand_pa or it is >>>>>>>>>>>> different? >>>>>>>>>>>> >>>>>>>>>>> Different address which is 0xE1400000 NAND_BASE_PHY address. >>>>>>>>>> Then why didn't you tell me they didn't match when I suggested to pass >>>>>>>>> sorry, because you keep asking nand_pa after that only I realized that. >>>>>>>>> >>>>>>>>>> nand_pa? So now the question is, what does this address represent? >>>>>>>>> EBU-MODULE >>>>>>>>> _________ _______________________ >>>>>>>>> | | | |NAND CTRL | >>>>>>>>> | FPI BUS |==>| CS0(0x174) | 0xE100 ( 0xE14/0xE1C) NAND_PHY_BASE >>>>>>>>> |_________| |_CS1(0x17C)_|__________ | >>>>>>>>> >>>>>>>>> EBU_CONRTROLLER_BASE : 0xE0F0_0000 >>>>>>>>> HSNAND_BASE: 0xE100_0000 >>>>>>>>> NAND_CS0: 0xE140_0000 >>>>>>>>> NAND_CS1: 0xE1C0_0000 >>>>>>>>> >>>>>>>>> MEM_REGION_BASE_CS0: 0x17400 (internal to ebu controller ) >>>>>>>>> MEM_REGION_BASE_CS1: 0x17C00 >>>>>>>>> >>>>>>>> Hm, I wonder if we shouldn't use a 'ranges' property to describe this >>>>>>>> address translation. Something like >>>>>>>> >>>>>>>> ebu@xxx { >>>>>>>> ranges = <0x17400000 0xe1400000 0x1000>, >>>>>>>> <0x17c00000 0xe1c00000 0x1000>; >>>>>>>> reg = <0x17400000>, <0x17c00000>; >>>>>>>> reg-names = "cs-0", "cs-1"; >>>>>>>> } >>>>>>>> >>>>>>>> The translated address (0xE1X00000) will be available in res->start, >>>>>>>> and the non-translated one (0x17X00000) can be retrieved with >>>>>>>> of_get_address(). All you'd have to do then would be calculate the >>>>>>>> mask: >>>>>>>> >>>>>>>> mask = (translated_address & original_address) >> 22; >>>>>>>> num_comp_bits = fls(mask); >>>>>>>> WARN_ON(mask != GENMASK(num_comp_bits - 1, 0)); >>>>>>>> >>>>>>>> Which allows you to properly set the ADDR_SEL() register without >>>>>>>> relying on some hardcoded values: >>>>>>>> >>>>>>>> writel(original_address | EBU_ADDR_SEL_REGEN | >>>>>>>> EBU_ADDR_COMP_BITS(num_comp_bits), >>>>>>>> ebu_host->ebu + EBU_ADDR_SEL(csid)); >>>>>>>> >>>>>>>> That's quite important if we want to merge the xway NAND driver with >>>>>>>> this one. >>>>>>> Looks like the translation is done at the FPI bus declaration level (see >>>>>>> [1]). We really need to see the big picture to take a wise decision >>>>>>> about the bindings. Would you mind pasting your dsti/dts files >>>>>>> somewhere? It feels like the NAND controller is a sub-part of a more >>>>>>> generic 'memory' controller, in which case the NAND controller should be >>>>>>> declared as a child of this generic memory bus (called localbus in [1], >>>>>>> but maybe EBU is more accurate). >>>>>>> >>>>>>> [1]https://github.com/xieyaxiongfly/Atheros_CSI_tool_OpenWRT_src/blob/master/target/linux/lantiq/files-4.14/arch/mips/boot/dts/vr9.dtsi#L162 >>>>>> >>>>>> ebu_nand: ebu_nand@e0f00000 { >>>>>> compatible = "intel,lgm-ebu-nand"; >>>>>> reg = <0xe0f00000 0x100 >>>>>> 0xe1000000 0x300 >>>>>> 0xe1400000 0x80000 >>>>>> 0xe1c00000 0x10000>; >>>>>> reg-names = "ebunand", "hsnand", "nand_cs0", nand_cs1"; >>>>>> dmas = <&dma0 8>, <&dma0 9>; >>>>>> dma-names = "ebu_rx", "ebu_tx"; >>>>>> clocks = <&cgu0 LGM_GCLK_EBU>; >>>>>> }; >>>>>> >>>>>> >>>>>> &ebu_nand { >>>>>> status = "disabled"; >>>>>> nand,cs = <1>; >>>>>> nand-ecc-mode = "hw"; >>>>>> pinctrl-names = "default"; >>>>>> pinctrl-0 = <&ebu_nand_base &ebu_cs1>; >>>>>> }; >>>>>> >>>>>>> >>>>> Ok. If I understand the SoC topology correctly it should actually be >>>>> something like that: >>>>> >>>>> { >>>>> ... >>>>> fpi@xxxxx { >>>>> compatible = "intel,lgm-fpi", "simple-bus"; >>>>> >>>>> /* You might have other ranges to define here */ >>>>> ranges = <0x16000000 0xe0000000 0x1000000>; >>>>> >>>>> ... >>>> >>>> Sorry, we do not have fpi tree node in our dts/dtsi file instead we have >>>> the below one.. , that also not included the major peripherals >>>> controllers node. >>>> /* Special part from CPU core */ >>>> core: core { >>>> compatible = "intel,core", "simple-bus"; >>>> #address-cells = <1>; >>>> #size-cells = <1>; >>>> ranges; >>>> >>>> ioapic1: interrupt-controller@fec00000 { >>>> #interrupt-cells = <2>; >>>> #address-cells = <0>; >>>> compatible = "intel,ce4100-ioapic"; >>>> interrupt-controller; >>>> reg = <0xfec00000 0x1000>; >>>> nr_entries = <256>; >>>> }; >>>> >>>> hpet: timer@fed00000 { >>>> compatible = "intel,ce4100-hpet"; >>>> reg = <0xfed00000 0x400>; >>>> }; >>>> >>>> lapic0: interrupt-controller@fee00000 { >>>> compatible = "intel,ce4100-lapic"; >>>> reg = <0xfee00000 0x1000>; >>>> no_pic_mode; >>>> }; >>>> }; >>>> >>>> other than this, rest all in independent node . >>> >>> But you do have an FPI bus, right? If this is the case it should be >>> represented. >> >> Yes, FPI bus is slave to core which connects all the peripherals. >> >> Or is the "intel,core" bus actually the FPI bus that you >>> named differently? >> >> FPI slave bus connects to core bus by OCP bridge, so here it is named >> FPI bus, but SW perspective didn't have root tree which has all >> sub-nodes, as of now each peripheral has its own node. > > Duh, not sure that's a good idea to hide that, especially since you > have to describe the address translation that happens when crossing the > FPI bus (the ranges thing I mentioned previously). Thanks Boris, Sure I will do as you have suggested. can I proceed to send next patch-set. Regards Vadivel