Received: by 2002:a25:23cc:0:0:0:0:0 with SMTP id j195csp275519ybj; Wed, 6 May 2020 17:23:51 -0700 (PDT) X-Google-Smtp-Source: APiQypItO+P5RZVNtY4Xw0n5JzVf/ROsGPf0sN/xs37HkmXnfX52cKjxF1pIK90t+v1gsEG2Pgda X-Received: by 2002:a17:906:9718:: with SMTP id k24mr9783474ejx.229.1588811031158; Wed, 06 May 2020 17:23:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1588811031; cv=none; d=google.com; s=arc-20160816; b=Mxzdp+mHK6pNmEsahH1G7MOi/4AsLOAyZRjcmgrzmUnvnj8U9VjOnmrMSkPrjIhyhq RHIXgz4Wp3DTxuLkApjvWL8wmeKRFaSn231M5TZkkXKtrB1qwJm6So+vl0l9T4alqHWo 8sVyK6gdOyEKTDT9IWtwCZr488EW2znZ6buhz/EnwZnn3PXZabfAixy7kpiiFT3iajQA NBgsmKH5hv5k/9mQt+d0vjT7sZlamlT7EL/gekUKrmgNww9iXhyYPkfrckV3oXQtICSE hHy6hzvafXqr8ttfFZsPB52Ql65HLcwSeaLNh1wuHM1al1wHIwFG48YBzNcwwKdHQH1z 8z4A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=NXPO8r93IRFdC3atS48frgBS3OClI/KLB/s1SZ61WXg=; b=RI8v1zEq1XoF6VexsLZmh0oy/nJaGLWcAFc0BvBH7CHyzZ4sG+LmKd8IB8iipDFd/6 xqgr3wcJG1meYR/O5F6nKSmUTEf5mZ90Eb39o5vm3qBEebA+PxtaeI+ELrgbdxCQMynD ocwdA1YMxXHR2ZJwABK/U97oADcERqKrTsVJ2Xkn1GZ5sn5Ww49ORQaTR3U7h//hEeVc S28isp/62tJ4cl+YmrrN4Sq38vzdNm6NMz9wqI16uQvw9DYIvkF2E9nOuPuaMI18yj82 /MCWhNdNFJSrl1vTPSe2idsVxi+C7UxJGRsqBuvq2Q14SvcXRvXLpB/CcLrUhDanN4FY Q+Ng== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id r11si2213154eju.467.2020.05.06.17.23.28; Wed, 06 May 2020 17:23:51 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728228AbgEGAQp (ORCPT + 99 others); Wed, 6 May 2020 20:16:45 -0400 Received: from mga11.intel.com ([192.55.52.93]:23998 "EHLO mga11.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728194AbgEGAQo (ORCPT ); Wed, 6 May 2020 20:16:44 -0400 IronPort-SDR: hHbXFzmjOjtpyJrIDfHkA7deIK2r2Pu9Foi57B6gXfM7CWH29QOObJ3CJ4w0j/VCnTH8ucupST D5q2YpbU7Ung== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga002.jf.intel.com ([10.7.209.21]) by fmsmga102.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 06 May 2020 17:16:44 -0700 IronPort-SDR: Z5mRlfykAx9SKfwptjllGNm+Oow7fHVLQaKYWHOO7RoytXnYJrz4r3mO4IyYPeEDWtVbUUAqpO hXYp6UpFK+QQ== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.73,361,1583222400"; d="scan'208";a="278417460" Received: from sgsxdev004.isng.intel.com (HELO localhost) ([10.226.88.13]) by orsmga002.jf.intel.com with ESMTP; 06 May 2020 17:16:39 -0700 From: "Ramuthevar,Vadivel MuruganX" To: linux-kernel@vger.kernel.org, linux-mtd@lists.infradead.org, devicetree@vger.kernel.org Cc: miquel.raynal@bootlin.com, richard@nod.at, vigneshr@ti.com, arnd@arndb.de, brendanhiggins@google.com, tglx@linutronix.de, boris.brezillon@collabora.com, anders.roxell@linaro.org, masonccyang@mxic.com.tw, robh+dt@kernel.org, linux-mips@vger.kernel.org, hauke.mehrtens@intel.com, andriy.shevchenko@intel.com, qi-ming.wu@intel.com, cheol.yong.kim@intel.com, "Ramuthevar,Vadivel MuruganX" Subject: [PATCH v5 0/2] mtd: rawnand: Add NAND controller support on Intel LGM SoC Date: Thu, 7 May 2020 08:15:35 +0800 Message-Id: <20200507001537.4034-1-vadivel.muruganx.ramuthevar@linux.intel.com> X-Mailer: git-send-email 2.11.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds the new IP of Nand Flash Controller(NFC) support on Intel's Lightning Mountain(LGM) SoC. DMA is used for burst data transfer operation, also DMA HW supports aligned 32bit memory address and aligned data access by default. DMA burst of 8 supported. Data register used to support the read/write operation from/to device. NAND controller also supports in-built HW ECC engine. NAND controller driver implements ->exec_op() to replace legacy hooks, these specific call-back method to execute NAND operations. Thank you very much Boris for the reviews, suggestions and valuable inputs. --- v5: - replace by 'HSNAND_CLE_OFFS | HSNAND_CS_OFFS' to NAND_WRITE_CMD and NAND_WRITE_ADDR - remove the unused macros - update EBU_ADDR_MASK(x) macro - update the EBU_ADDR_SELx register values to be written - add the example in YAML file v4: - add ebu_nand_cs structure for multiple-CS support - mask/offset encoding for 0x51 value - update macro HSNAND_CTL_ENABLE_ECC - drop the op argument and un-used macros. - updated the datatype and macros - add function disable nand module - remove ebu_host->dma_rx = NULL; - rename MMIO address range variables to ebu and hsnand - implement ->setup_data_interface() - update label err_cleanup_nand and err_cleanup_dma - add return value check in the nand_remove function - add/remove tabs and spaces as per coding standard - encoded CS ids by reg property v3: - Add depends on MACRO in Kconfig - file name update in Makefile - file name update to intel-nand-controller - modification of MACRO divided like EBU, HSNAND and NAND - add NAND_ALE_OFFS, NAND_CLE_OFFS and NAND_CS_OFFS - rename lgm_ to ebu_ and _va suffix is removed in the whole file - rename structure and varaibles as per review comments. - remove lgm_read_byte(), lgm_dev_ready() and cmd_ctrl() un-used function - update in exec_op() as per review comments - rename function lgm_dma_exit() by lgm_dma_cleanup() - hardcoded magic value for base and offset replaced by MACRO defined - mtd_device_unregister() + nand_cleanup() instead of nand_release() v2: - implement the ->exec_op() to replaces the legacy hook-up. - update the commit message - YAML compatible string update to intel, lgm-nand-controller - add MIPS maintainers and xway_nand driver author in CC v1: - initial version Ramuthevar Vadivel Murugan (2): dt-bindings: mtd: Add YAML for Nand Flash Controller support mtd: rawnand: Add NAND controller support on Intel LGM SoC .../devicetree/bindings/mtd/intel,lgm-nand.yaml | 85 +++ drivers/mtd/nand/raw/Kconfig | 8 + drivers/mtd/nand/raw/Makefile | 1 + drivers/mtd/nand/raw/intel-nand-controller.c | 741 +++++++++++++++++++++ 4 files changed, 835 insertions(+) create mode 100644 Documentation/devicetree/bindings/mtd/intel,lgm-nand.yaml create mode 100644 drivers/mtd/nand/raw/intel-nand-controller.c -- 2.11.0