Received: by 2002:a25:868d:0:0:0:0:0 with SMTP id z13csp139491ybk; Tue, 12 May 2020 17:59:02 -0700 (PDT) X-Google-Smtp-Source: APiQypLrtT9whX724YzgDlta98UDQEdDrcPbIDvE77FzAEjgfUzcOJe6yPTVJ+dGk580OqVLopLh X-Received: by 2002:aa7:dac3:: with SMTP id x3mr20902879eds.379.1589331541858; Tue, 12 May 2020 17:59:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1589331541; cv=none; d=google.com; s=arc-20160816; b=NAX50xd2SP7LQYNhFlwZ7n5W2fVX7eLtoZacR0gwLHLqk+pgtgpIHLm8FiWoEkSdX/ bOnZf2dfrJcsUP2S41r6X/bwwIXMceMdmQQAVnxvc7PWCG8cBwAgMn/ZIZBTIW2jiPz1 dp65QQg2D8N0mhXoaTznEL6Xpzyj5cfdm4WAcUtfXaqBcibGm6RFtYx5bdGZAAHe+Upx IvPwrjt3AwLH2SwidSzyFLlSEUfQRyg/QFla09Udmpgb5oQ+1fcINx51D5RN+AVuvy/3 8PwPsXvVfCN5rv8QFeSWrtFhgEgnCOtmmUHqp4oN5/95Yq4UUGGGFM+ezrAaV3QoOp4h 3tcQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=IJgmgp+rAG9yo6xgDF6A6HsX/YJQRAULhH1j2GR7SRM=; b=S7UdDDuD6zHIXwWCCCXyD8Jc3BHMHdtMRxFIpAzHhnwCeYR96jWEs9EESV364vU+FS ia92/tN/a1HQ7BYT1n940LXj4bTfp2guiRh5G9wPAmdRkOVG2i7gVoUyTq/zvy0O2l62 cXFYGb/KTjVfn3t5/oPNQ1v4r/NKjVBgHoE1Lg9uhYYPRGByEJO6WxOkgt5Y2/adr8NF Y8wuMfbrkkTZaDWTZ6oK5hx4XF5z2PJFgGgN1N7iolP955iqHu0vYr60GdXBsOKRIdWE p8E9ZCYZnw/hwDG5UIzO3DMQKXE/WGr9N6XxO+oTkLAFwCRV9FntDExQPao+P3diMOfW 7SEg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=Obk+GLq7; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id q18si5374186edc.238.2020.05.12.17.58.36; Tue, 12 May 2020 17:59:01 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=Obk+GLq7; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732104AbgEMAzr (ORCPT + 99 others); Tue, 12 May 2020 20:55:47 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:51044 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1732108AbgEMAzf (ORCPT ); Tue, 12 May 2020 20:55:35 -0400 Received: from mail-pg1-x544.google.com (mail-pg1-x544.google.com [IPv6:2607:f8b0:4864:20::544]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4999EC05BD11 for ; Tue, 12 May 2020 17:55:34 -0700 (PDT) Received: by mail-pg1-x544.google.com with SMTP id f23so6322759pgj.4 for ; Tue, 12 May 2020 17:55:34 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=IJgmgp+rAG9yo6xgDF6A6HsX/YJQRAULhH1j2GR7SRM=; b=Obk+GLq7mPdNLuSKVXt+w4hZtdZOkNLL0ym8RfMxo7FOKemI8JHgWOcUuFTjBvJZ6F ZzW+T+i5tbYOxvfKD5iWbPgSk03q2lKwsJTsmRd/FMWksMT7Dn0Nv0HoWAkbVzv4oNDC GHpGDGFIsSe5oJoZBRxNZ0EWQBuCte0QR3vsFFq03BM5Sw7PhqlFrZWEEIj+sLiMY8QV JzyvhiPjFr8uBs+7S6Ly8fdfHTjmYyI7vokL1G1XVjV8cKSXpOtWFxn4kfVFBAce+9mY OVxpMQjAuETZoUZSa9H9/0t8gF5+1hAFSoAY1HlY5XgjQgx2j8g6Vjh+PNvMN+bOn7wN xz2g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=IJgmgp+rAG9yo6xgDF6A6HsX/YJQRAULhH1j2GR7SRM=; b=O/nsIKnwVI2FubWWoPcPgy+A2/JQpcuWPI06CjIqlMxuTBnbHG7k/vbGkXCnH233DQ mHv8b5Sww/vYKiprZUurcaMvxYEUazIkbPbDHb3kEG38VzUvdplZVBmbTz4TMVEU2XHH 1z09LZOBkboiKGAktfXsaUFYQnftWJKX0q0Q4fJiEGBuXlf1ulzJpMQsWSTys1Hgi+Gf ObfddfHZ8ph9qo5UcRpT89tREf1oookrBmpb9gZ4GRZPldOcUVOskbVcgt6kq159gqnS QrMjB+oug5b+l7mqtSAE2UAJn11AaehbNeG7QRW78OsjpVsCXvu6rkwKqlCnf3r9L9DR ESRw== X-Gm-Message-State: AGi0PuY3aSnQ9Pxof8Ui0qPYL87R659CHAkqEANAWPLLhJF0hYlNJbxW Y43tIiD9nSx9iuu3ploIWVS/zg== X-Received: by 2002:a62:6dc3:: with SMTP id i186mr22501928pfc.273.1589331333749; Tue, 12 May 2020 17:55:33 -0700 (PDT) Received: from localhost.localdomain (104-188-17-28.lightspeed.sndgca.sbcglobal.net. [104.188.17.28]) by smtp.gmail.com with ESMTPSA id p2sm11057428pgh.25.2020.05.12.17.55.32 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 12 May 2020 17:55:33 -0700 (PDT) From: Bjorn Andersson To: Andy Gross , Bjorn Andersson , Ohad Ben-Cohen , Baolin Wang , Rob Herring Cc: linux-arm-msm@vger.kernel.org, linux-remoteproc@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH 3/4] hwspinlock: qcom: Allow mmio usage in addition to syscon Date: Tue, 12 May 2020 17:54:40 -0700 Message-Id: <20200513005441.1102586-4-bjorn.andersson@linaro.org> X-Mailer: git-send-email 2.26.2 In-Reply-To: <20200513005441.1102586-1-bjorn.andersson@linaro.org> References: <20200513005441.1102586-1-bjorn.andersson@linaro.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org In all modern Qualcomm platforms the mutex region of the TCSR is forked off into its own block, all with a offset of 0 and stride of 4096. So add support for directly memory mapping this register space, to avoid the need to represent this block using a syscon. Signed-off-by: Bjorn Andersson --- drivers/hwspinlock/qcom_hwspinlock.c | 72 +++++++++++++++++++++------- 1 file changed, 56 insertions(+), 16 deletions(-) diff --git a/drivers/hwspinlock/qcom_hwspinlock.c b/drivers/hwspinlock/qcom_hwspinlock.c index f0da544b14d2..d8d4d729816c 100644 --- a/drivers/hwspinlock/qcom_hwspinlock.c +++ b/drivers/hwspinlock/qcom_hwspinlock.c @@ -70,41 +70,81 @@ static const struct of_device_id qcom_hwspinlock_of_match[] = { }; MODULE_DEVICE_TABLE(of, qcom_hwspinlock_of_match); -static int qcom_hwspinlock_probe(struct platform_device *pdev) +static struct regmap *qcom_hwspinlock_probe_syscon(struct platform_device *pdev, + u32 *base, u32 *stride) { - struct hwspinlock_device *bank; struct device_node *syscon; - struct reg_field field; struct regmap *regmap; - size_t array_size; - u32 stride; - u32 base; int ret; - int i; syscon = of_parse_phandle(pdev->dev.of_node, "syscon", 0); - if (!syscon) { - dev_err(&pdev->dev, "no syscon property\n"); - return -ENODEV; - } + if (!syscon) + return ERR_PTR(-ENODEV); regmap = syscon_node_to_regmap(syscon); of_node_put(syscon); if (IS_ERR(regmap)) - return PTR_ERR(regmap); + return regmap; - ret = of_property_read_u32_index(pdev->dev.of_node, "syscon", 1, &base); + ret = of_property_read_u32_index(pdev->dev.of_node, "syscon", 1, base); if (ret < 0) { dev_err(&pdev->dev, "no offset in syscon\n"); - return -EINVAL; + return ERR_PTR(-EINVAL); } - ret = of_property_read_u32_index(pdev->dev.of_node, "syscon", 2, &stride); + ret = of_property_read_u32_index(pdev->dev.of_node, "syscon", 2, stride); if (ret < 0) { dev_err(&pdev->dev, "no stride syscon\n"); - return -EINVAL; + return ERR_PTR(-EINVAL); } + return regmap; +} + +static const struct regmap_config tcsr_mutex_config = { + .reg_bits = 32, + .reg_stride = 4, + .val_bits = 32, + .max_register = 0x40000, + .fast_io = true, +}; + +static struct regmap *qcom_hwspinlock_probe_mmio(struct platform_device *pdev, + u32 *offset, u32 *stride) +{ + struct device *dev = &pdev->dev; + struct resource *res; + void __iomem *base; + + /* All modern platform has offset 0 and stride of 4k */ + *offset = 0; + *stride = 0x1000; + + res = platform_get_resource(pdev, IORESOURCE_MEM, 0); + base = devm_ioremap_resource(&pdev->dev, res); + if (IS_ERR(base)) + return ERR_CAST(base); + + return devm_regmap_init_mmio(dev, base, &tcsr_mutex_config); +} + +static int qcom_hwspinlock_probe(struct platform_device *pdev) +{ + struct hwspinlock_device *bank; + struct reg_field field; + struct regmap *regmap; + size_t array_size; + u32 stride; + u32 base; + int i; + + regmap = qcom_hwspinlock_probe_syscon(pdev, &base, &stride); + if (IS_ERR(regmap) && PTR_ERR(regmap) == -ENODEV) + regmap = qcom_hwspinlock_probe_mmio(pdev, &base, &stride); + + if (IS_ERR(regmap)) + return PTR_ERR(regmap); + array_size = QCOM_MUTEX_NUM_LOCKS * sizeof(struct hwspinlock); bank = devm_kzalloc(&pdev->dev, sizeof(*bank) + array_size, GFP_KERNEL); if (!bank) -- 2.26.2