Received: by 2002:a25:868d:0:0:0:0:0 with SMTP id z13csp422151ybk; Wed, 13 May 2020 03:49:32 -0700 (PDT) X-Google-Smtp-Source: APiQypKSJSP++7SQQjs1+6ko5tD9oUGiojPt9YTiO0xQfg2z8RYEaZO1qdP8eBPXVjOa9i65fLGN X-Received: by 2002:a17:906:909:: with SMTP id i9mr21054341ejd.347.1589366972135; Wed, 13 May 2020 03:49:32 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1589366972; cv=none; d=google.com; s=arc-20160816; b=Nj5NtutmwG8kuSmR79v7Vf9kXdfja6kzd8g6NTb1adcyf9RQuVdsap3zuncGGyFEx+ a4IHHGINFerLAWh5imY5oixf+lEiTWUGAVQI6RT7+4GhKTb94Dk0mh+iKZQJjfsJduwz gCD5aXW3A/xUDikAFexRL/6NndnWo9aeBl+zjt4Elz2nRWHpd3x1gmOZNvMKLTTNlfpR SYKtYPfwsnznqU3+Gx63Xqu/q8IZStOwtSbvznY78vvNRy7Lf78/1EemsQIMc4yMC95a +6VBLlvPFoAy3S92+EjuFiI+faifsbEDLvDRg3qP2e2V/7et6rQ3gQT5uZtCVC2gHXrp gAxw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=m/oGIKt0HxKvkpp/wP39jnAQ8ZNUxB2Q44+/fpsFfKA=; b=sjzyF+xweocmlhtu/yAEpMvdfcik8CMTGtV9M80uNhXux0bvgglPZNeqAwMpqwN9Ax csLEuEGbXymIKIiFUvBxSJwe21T2XbEPKEWfAdMaoVghTQvzTs56tzQjTlyuHblQ4V8f JA/fXT3+5LkrWVa2n0wfOV7SzO5KUlT+MQfQqmrv4QevfUovvem5LRgBGzIlmKd65zwg dioVwML2pqePpT4Aluhcfv1cSdplWRSDcFcOs5wAB9pF92BlQPF4pdn6YStFRLQLVTAm P99OGdgNP4XRdutR2FR8ov0DjVkFbbJIdVJQbOAJNHbVRtO1rsaJxE8eybIpU0zinPnt kYXw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id i1si9522846edy.179.2020.05.13.03.49.07; Wed, 13 May 2020 03:49:32 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730458AbgEMKrl (ORCPT + 99 others); Wed, 13 May 2020 06:47:41 -0400 Received: from mga17.intel.com ([192.55.52.151]:30453 "EHLO mga17.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727794AbgEMKrk (ORCPT ); Wed, 13 May 2020 06:47:40 -0400 IronPort-SDR: 4ilvgN/9v41Rag5W3P9UXlIvr4P+a3Mg9n0KXs/QPP4UKnlwivZqjRsd0DqHSHkbrgIRFZGgzb jT9JK0AcejGA== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga001.fm.intel.com ([10.253.24.23]) by fmsmga107.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 13 May 2020 03:47:40 -0700 IronPort-SDR: Q/eECZPfg9zXdqs4/nZi3M1KyVJ1VMJAFCL25RV4DxtvTpXZF2pmSjFdRjQe/I4F6kbopf2jy8 UxVL9Li/fptQ== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.73,387,1583222400"; d="scan'208";a="371867253" Received: from sgsxdev004.isng.intel.com (HELO localhost) ([10.226.88.13]) by fmsmga001.fm.intel.com with ESMTP; 13 May 2020 03:47:36 -0700 From: "Ramuthevar,Vadivel MuruganX" To: linux-kernel@vger.kernel.org, linux-mtd@lists.infradead.org, devicetree@vger.kernel.org Cc: miquel.raynal@bootlin.com, richard@nod.at, vigneshr@ti.com, arnd@arndb.de, brendanhiggins@google.com, tglx@linutronix.de, boris.brezillon@collabora.com, anders.roxell@linaro.org, masonccyang@mxic.com.tw, robh+dt@kernel.org, linux-mips@vger.kernel.org, hauke.mehrtens@intel.com, andriy.shevchenko@intel.com, qi-ming.wu@intel.com, cheol.yong.kim@intel.com, "Ramuthevar,Vadivel MuruganX" Subject: [PATCH v6 0/2] mtd: rawnand: Add NAND controller support on Intel LGM SoC Date: Wed, 13 May 2020 18:46:13 +0800 Message-Id: <20200513104615.7905-1-vadivel.muruganx.ramuthevar@linux.intel.com> X-Mailer: git-send-email 2.11.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds the new IP of Nand Flash Controller(NFC) support on Intel's Lightning Mountain(LGM) SoC. DMA is used for burst data transfer operation, also DMA HW supports aligned 32bit memory address and aligned data access by default. DMA burst of 8 supported. Data register used to support the read/write operation from/to device. NAND controller also supports in-built HW ECC engine. NAND controller driver implements ->exec_op() to replace legacy hooks, these specific call-back method to execute NAND operations. Thank you very much Boris for the reviews, suggestions and valuable inputs. --- v6: - update EBU_ADDR_SELx register base value build it from DT - Add tabs in in Kconfig - Rob's review comments addressed in YAML file - add addr_sel0 and addr_sel1 reg-names in YAML example v5: - replace by 'HSNAND_CLE_OFFS | HSNAND_CS_OFFS' to NAND_WRITE_CMD and NAND_WRITE_ADDR - remove the unused macros - update EBU_ADDR_MASK(x) macro - update the EBU_ADDR_SELx register values to be written - add the example in YAML file v4: - add ebu_nand_cs structure for multiple-CS support - mask/offset encoding for 0x51 value - update macro HSNAND_CTL_ENABLE_ECC - drop the op argument and un-used macros. - updated the datatype and macros - add function disable nand module - remove ebu_host->dma_rx = NULL; - rename MMIO address range variables to ebu and hsnand - implement ->setup_data_interface() - update label err_cleanup_nand and err_cleanup_dma - add return value check in the nand_remove function - add/remove tabs and spaces as per coding standard - encoded CS ids by reg property v3: - Add depends on MACRO in Kconfig - file name update in Makefile - file name update to intel-nand-controller - modification of MACRO divided like EBU, HSNAND and NAND - add NAND_ALE_OFFS, NAND_CLE_OFFS and NAND_CS_OFFS - rename lgm_ to ebu_ and _va suffix is removed in the whole file - rename structure and varaibles as per review comments. - remove lgm_read_byte(), lgm_dev_ready() and cmd_ctrl() un-used function - update in exec_op() as per review comments - rename function lgm_dma_exit() by lgm_dma_cleanup() - hardcoded magic value for base and offset replaced by MACRO defined - mtd_device_unregister() + nand_cleanup() instead of nand_release() v2: - implement the ->exec_op() to replaces the legacy hook-up. - update the commit message - YAML compatible string update to intel, lgm-nand-controller - add MIPS maintainers and xway_nand driver author in CC v1: - initial version Ramuthevar Vadivel Murugan (2): dt-bindings: mtd: Add Nand Flash Controller support for Intel LGM SoC mtd: rawnand: Add NAND controller support on Intel LGM SoC .../devicetree/bindings/mtd/intel,lgm-nand.yaml | 83 +++ drivers/mtd/nand/raw/Kconfig | 8 + drivers/mtd/nand/raw/Makefile | 1 + drivers/mtd/nand/raw/intel-nand-controller.c | 747 +++++++++++++++++++++ 4 files changed, 839 insertions(+) create mode 100644 Documentation/devicetree/bindings/mtd/intel,lgm-nand.yaml create mode 100644 drivers/mtd/nand/raw/intel-nand-controller.c -- 2.11.0