Received: by 2002:a25:868d:0:0:0:0:0 with SMTP id z13csp690516ybk; Wed, 13 May 2020 10:27:22 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzHpbiRUkNOfqg8ZcVKMZygBEkN15JbBf4QwZXQtmCyUoGlfonVe9akFPKVhAKkNqyCGD7Y X-Received: by 2002:a50:a9c4:: with SMTP id n62mr636205edc.347.1589390842735; Wed, 13 May 2020 10:27:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1589390842; cv=none; d=google.com; s=arc-20160816; b=kmziIWVZB8g5VnyOJHyDTM5gJdWuT5flLT0pas9Fm+j5iZzPyy1KxTxtFk8/zt6m37 9FUq99g+70VfgSe3WQbH696Ufz+iNNh8dDpb1+l6PnVzcuvLLR4TgDxSSpqfxafJshEX buGQKLQaIzA5U/8jCsPD+p2L3gtAL9Wzdghrxs36OzEZkGk0FQ3boEIa5HDkghx6nKzC 8ZkOSUtRS+RY817nCVyUqW0/mIQRHSYtMGR+u3DuvW1BGOlvuYbRAcrpV4HpLa2zxOS1 0g2/qT1KHNJjyYX4DXYlQuk4HryY5Pzx9vtt488/TmjoC97L5f18cDqf6LkoKViD3MgN N7xA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=O6XasMetTVEASVxoHLMDhnf6trL76IfHGcTzyBUBOGI=; b=VLMPHtRm9cTBKK3MBv2k0l1l5m+n4d3DwQjvtPi4tuu6xl7bQVaTObZPAbQrY2zrhw t3R07oAYwNeCIEgCta8SnHdKwv87XaTkKLoyk/16hVnED5I/CnjrrCmLvf5mkZTmxIn1 OwnCCzrkFXQZ1QkxdU6IdRS9w119YOhVnXkx6ZqFdlCsYf6T99l18odaqqKjTeUZglUx GLC7L0LYAdHAIsPeOAXefLHlhWSoBiPJye6i+IK6youqRP+xG3heFi2W2yk+zcQ0bcIL IEOS1R4Y+BIf2KfVoco4EfX3Dqb2z0ktlPkRvHda+RQmi6kahXqr5OR0oekpKMAoWns6 1wXQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass (test mode) header.i=@ideasonboard.com header.s=mail header.b=IRtpMN6t; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id r13si147331edq.64.2020.05.13.10.26.59; Wed, 13 May 2020 10:27:22 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass (test mode) header.i=@ideasonboard.com header.s=mail header.b=IRtpMN6t; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2389940AbgEMRWw (ORCPT + 99 others); Wed, 13 May 2020 13:22:52 -0400 Received: from perceval.ideasonboard.com ([213.167.242.64]:37896 "EHLO perceval.ideasonboard.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2389804AbgEMRWw (ORCPT ); Wed, 13 May 2020 13:22:52 -0400 Received: from pendragon.bb.dnainternet.fi (81-175-216-236.bb.dnainternet.fi [81.175.216.236]) by perceval.ideasonboard.com (Postfix) with ESMTPSA id 39A1C541; Wed, 13 May 2020 19:22:49 +0200 (CEST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=ideasonboard.com; s=mail; t=1589390569; bh=F2MAw7DezcFBAVg5wNKkLeaMGzomQBRO3tc/5QLXSns=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=IRtpMN6tC4juCiK6npezqpVlU+GSlqHZnmRPObylY8CteBN8n7qicDqiLNXwHmQyf 8/khWnpHtKCgPkcsrFDueFFpUQYN252Nrh8Kr6lIR4ABkUDEkJRRmcIZZPaoB3h5Q6 r1UIpnc1DF7iuQokwp0hW4xklK4PIWpNAfr9tkfM= From: Laurent Pinchart To: linux-kernel@vger.kernel.org Cc: Kishon Vijay Abraham I , Anurag Kumar Vulisha , Michal Simek , Vinod Koul , Rob Herring , devicetree@vger.kernel.org Subject: [PATCH v8 1/3] dt-bindings: phy: Add DT bindings for Xilinx ZynqMP PSGTR PHY Date: Wed, 13 May 2020 20:22:37 +0300 Message-Id: <20200513172239.26444-2-laurent.pinchart@ideasonboard.com> X-Mailer: git-send-email 2.26.2 In-Reply-To: <20200513172239.26444-1-laurent.pinchart@ideasonboard.com> References: <20200513172239.26444-1-laurent.pinchart@ideasonboard.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Anurag Kumar Vulisha Add DT bindings for the Xilinx ZynqMP PHY. ZynqMP SoCs have a High Speed Processing System Gigabit Transceiver which provides PHY capabilities to USB, SATA, PCIE, Display Port and Ehernet SGMII controllers. Signed-off-by: Anurag Kumar Vulisha Signed-off-by: Laurent Pinchart --- Changes since v7: - Switch to GPL-2.0-only OR BSD-2-Clause Changes since v6: - Fixed specification of compatible-dependent xlnx,tx-termination-fix property - Dropped status property from example - Use 4 spaces to indent example Changes since v5: - Document clocks and clock-names properties - Document resets and reset-names properties - Replace subnodes with an additional entry in the PHY cells - Drop lane frequency PHY cell, replaced by reference clock phandle - Convert bindings to YAML - Reword the subject line - Drop Rob's R-b as the bindings have significantly changed - Drop resets and reset-names properties --- .../bindings/phy/xlnx,zynqmp-psgtr.yaml | 105 ++++++++++++++++++ include/dt-bindings/phy/phy.h | 1 + 2 files changed, 106 insertions(+) create mode 100644 Documentation/devicetree/bindings/phy/xlnx,zynqmp-psgtr.yaml diff --git a/Documentation/devicetree/bindings/phy/xlnx,zynqmp-psgtr.yaml b/Documentation/devicetree/bindings/phy/xlnx,zynqmp-psgtr.yaml new file mode 100644 index 000000000000..09e3cde7ebca --- /dev/null +++ b/Documentation/devicetree/bindings/phy/xlnx,zynqmp-psgtr.yaml @@ -0,0 +1,105 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/phy/xlnx,zynqmp-psgtr.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Xilinx ZynqMP Gigabit Transceiver PHY Device Tree Bindings + +maintainers: + - Laurent Pinchart + +description: | + This binding describes the Xilinx ZynqMP Gigabit Transceiver (GTR) PHY. The + GTR provides four lanes and is used by USB, SATA, PCIE, Display port and + Ethernet SGMII controllers. + +properties: + "#phy-cells": + const: 4 + description: | + The cells contain the following arguments. + + - description: The GTR lane + minimum: 0 + maximum: 3 + - description: The PHY type + enum: + - PHY_TYPE_DP + - PHY_TYPE_PCIE + - PHY_TYPE_SATA + - PHY_TYPE_SGMII + - PHY_TYPE_USB + - description: The PHY instance + minimum: 0 + maximum: 1 # for DP, SATA or USB + maximum: 3 # for PCIE or SGMII + - description: The reference clock number + minimum: 0 + maximum: 3 + + compatible: + enum: + - xlnx,zynqmp-psgtr-v1.1 + - xlnx,zynqmp-psgtr + + clocks: + minItems: 1 + maxItems: 4 + description: | + Clock for each PS_MGTREFCLK[0-3] reference clock input. Unconnected + inputs shall not have an entry. + + clock-names: + minItems: 1 + maxItems: 4 + items: + pattern: "^ref[0-3]$" + + reg: + items: + - description: SERDES registers block + - description: SIOU registers block + + reg-names: + items: + - const: serdes + - const: siou + + xlnx,tx-termination-fix: + description: | + Include this for fixing functional issue with the TX termination + resistance in GT, which can be out of spec for the XCZU9EG silicon + version. + type: boolean + +required: + - "#phy-cells" + - compatible + - reg + - reg-names + +if: + properties: + compatible: + const: xlnx,zynqmp-psgtr-v1.1 + +then: + properties: + xlnx,tx-termination-fix: false + +additionalProperties: false + +examples: + - | + phy: phy@fd400000 { + compatible = "xlnx,zynqmp-psgtr-v1.1"; + reg = <0x0 0xfd400000 0x0 0x40000>, + <0x0 0xfd3d0000 0x0 0x1000>; + reg-names = "serdes", "siou"; + clocks = <&refclks 3>, <&refclks 2>, <&refclks 0>; + clock-names = "ref1", "ref2", "ref3"; + #phy-cells = <4>; + }; + +... diff --git a/include/dt-bindings/phy/phy.h b/include/dt-bindings/phy/phy.h index 1f3f866fae7b..f6bc83b66ae9 100644 --- a/include/dt-bindings/phy/phy.h +++ b/include/dt-bindings/phy/phy.h @@ -17,5 +17,6 @@ #define PHY_TYPE_USB3 4 #define PHY_TYPE_UFS 5 #define PHY_TYPE_DP 6 +#define PHY_TYPE_SGMII 7 #endif /* _DT_BINDINGS_PHY */ -- Regards, Laurent Pinchart