Received: by 2002:a25:868d:0:0:0:0:0 with SMTP id z13csp405092ybk; Fri, 15 May 2020 03:58:51 -0700 (PDT) X-Google-Smtp-Source: ABdhPJynNGf4SUR/LW6x33iAQ1R+6O8dTQw9y/Su1KgFQjR3/sBEGL8MLqASBcn3ndWpwYpxnr7/ X-Received: by 2002:a05:6402:1a23:: with SMTP id be3mr2277241edb.202.1589540331787; Fri, 15 May 2020 03:58:51 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1589540331; cv=none; d=google.com; s=arc-20160816; b=hZzLAsbdtyhLnyS3an6v5r+TV+J3i1A+XOyKi/hiLvK0mOnP6aan/5sa/nupKP9/Ks xgyj9ex9vdY/riLJ8TcaWxKonqty1VtmMGJirwuidbqmVIZaERaJ8IWNbqI/PKinAsdk tKnVq9P4ZpWeT4x8MfMSX+CVBMDhkojCT7ad6qE1ruJnMunfpcJFWG3TZXsfoGMybKBo z0lhKbZf8ViEqtewomk0tcFVSsMSYg//yxijZEZ1OqzzoAn6/qJOJRw8xT1uAl1Jtkd1 BAw4ylQ+Mod9c7LFwsz+HGMYw1G9GvJx5/tuc4Htmq4Vkaa7+kVLXPpcGoaSFewezKBh G1Zg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=Fj3SYybJvnzKzHeMzN2c9e+i7uilYCK/V+VXx2Gwzto=; b=Csl45wBDGt8KwWAWZ9v/VulN/R5F5/nl6QMSzL6o+QvzFXlZpiwOMt44kSattFnBte WgpOquWZq1ju/Uwm9ytZE6KEEQzar3bXRQMZJl8b/VQYczjF3NEgk+TdZfy28Xw4RYRz hR8lb0y1XKmykesacjXaZrLXQC+FONwcoNuZHYHnWIE7xqWq2boQln/0Z5ErQfmnnYCH N3XcxHr1DdxLMHXQeyiTUtn+OyX1jgvduEj8cBc98KbbLhT8fpDbJ+Xp2YYwXVuKxHek r/krcD7zuzOrPBDfdQ/O84tN489IIrz03bIljZ5yT5DE/ynre+9ZOTngwiHBJXqN4KKk vqOw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id i18si1050465ejk.81.2020.05.15.03.58.28; Fri, 15 May 2020 03:58:51 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726217AbgEOK4v (ORCPT + 99 others); Fri, 15 May 2020 06:56:51 -0400 Received: from mga09.intel.com ([134.134.136.24]:29753 "EHLO mga09.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725980AbgEOK4v (ORCPT ); Fri, 15 May 2020 06:56:51 -0400 IronPort-SDR: FqAscLUA2hEzO+ya5AJRGn+/bGJY0DXFFmietN5ErDNeZKprfWj3omUDZu07BawZw3LsmeDb43 /WL/hSJhtZmQ== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga002.jf.intel.com ([10.7.209.21]) by orsmga102.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 15 May 2020 03:56:50 -0700 IronPort-SDR: jLkaikoZ73kKNWmoysRWcdGNbUmdICjc8PJkEm9mTk8eafFwSLzxvLRsjNeT0JoiZ1tZqXHBnt 8NVdbQc1ptoA== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.73,395,1583222400"; d="scan'208";a="281183729" Received: from sgsxdev004.isng.intel.com (HELO localhost) ([10.226.88.13]) by orsmga002.jf.intel.com with ESMTP; 15 May 2020 03:56:46 -0700 From: "Ramuthevar,Vadivel MuruganX" To: linux-kernel@vger.kernel.org, linux-mtd@lists.infradead.org, devicetree@vger.kernel.org Cc: miquel.raynal@bootlin.com, richard@nod.at, vigneshr@ti.com, arnd@arndb.de, brendanhiggins@google.com, tglx@linutronix.de, boris.brezillon@collabora.com, anders.roxell@linaro.org, masonccyang@mxic.com.tw, robh+dt@kernel.org, linux-mips@vger.kernel.org, hauke.mehrtens@intel.com, andriy.shevchenko@intel.com, qi-ming.wu@intel.com, cheol.yong.kim@intel.com, "Ramuthevar,Vadivel MuruganX" Subject: [PATCH v7 0/2] mtd: rawnand: Add NAND controller support on Intel LGM SoC Date: Fri, 15 May 2020 18:55:35 +0800 Message-Id: <20200515105537.4876-1-vadivel.muruganx.ramuthevar@linux.intel.com> X-Mailer: git-send-email 2.11.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds the new IP of Nand Flash Controller(NFC) support on Intel's Lightning Mountain(LGM) SoC. DMA is used for burst data transfer operation, also DMA HW supports aligned 32bit memory address and aligned data access by default. DMA burst of 8 supported. Data register used to support the read/write operation from/to device. NAND controller also supports in-built HW ECC engine. NAND controller driver implements ->exec_op() to replace legacy hooks, these specific call-back method to execute NAND operations. --- v7: - indentation issue is fixed - add error check for retrieve the resource from dt - Rob's review comments addressed - dt-schema build issue fixed with upgraded dt-schema v6: - update EBU_ADDR_SELx register base value build it from DT - Add tabs in in Kconfig - Rob's review comments addressed in YAML file - add addr_sel0 and addr_sel1 reg-names in YAML example v5: - replace by 'HSNAND_CLE_OFFS | HSNAND_CS_OFFS' to NAND_WRITE_CMD and NAND_WRITE_ADDR - remove the unused macros - update EBU_ADDR_MASK(x) macro - update the EBU_ADDR_SELx register values to be written - add the example in YAML file v4: - add ebu_nand_cs structure for multiple-CS support - mask/offset encoding for 0x51 value - update macro HSNAND_CTL_ENABLE_ECC - drop the op argument and un-used macros. - updated the datatype and macros - add function disable nand module - remove ebu_host->dma_rx = NULL; - rename MMIO address range variables to ebu and hsnand - implement ->setup_data_interface() - update label err_cleanup_nand and err_cleanup_dma - add return value check in the nand_remove function - add/remove tabs and spaces as per coding standard - encoded CS ids by reg property v3: - Add depends on MACRO in Kconfig - file name update in Makefile - file name update to intel-nand-controller - modification of MACRO divided like EBU, HSNAND and NAND - add NAND_ALE_OFFS, NAND_CLE_OFFS and NAND_CS_OFFS - rename lgm_ to ebu_ and _va suffix is removed in the whole file - rename structure and varaibles as per review comments. - remove lgm_read_byte(), lgm_dev_ready() and cmd_ctrl() un-used function - update in exec_op() as per review comments - rename function lgm_dma_exit() by lgm_dma_cleanup() - hardcoded magic value for base and offset replaced by MACRO defined - mtd_device_unregister() + nand_cleanup() instead of nand_release() v2: - implement the ->exec_op() to replaces the legacy hook-up. - update the commit message - YAML compatible string update to intel, lgm-nand-controller - add MIPS maintainers and xway_nand driver author in CC v1: - initial version Ramuthevar Vadivel Murugan (2): dt-bindings: mtd: Add Nand Flash Controller support for Intel LGM SoC mtd: rawnand: Add NAND controller support on Intel LGM SoC .../devicetree/bindings/mtd/intel,lgm-nand.yaml | 91 +++ drivers/mtd/nand/raw/Kconfig | 8 + drivers/mtd/nand/raw/Makefile | 1 + drivers/mtd/nand/raw/intel-nand-controller.c | 748 +++++++++++++++++++++ 4 files changed, 848 insertions(+) create mode 100644 Documentation/devicetree/bindings/mtd/intel,lgm-nand.yaml create mode 100644 drivers/mtd/nand/raw/intel-nand-controller.c -- 2.11.0