Received: by 2002:a25:868d:0:0:0:0:0 with SMTP id z13csp2791191ybk; Mon, 18 May 2020 08:02:10 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyXCfHqnXig5wlyyOF9fTQOU2Y0cxz4Up+fXXi7oOzKeoDvThxzytROg5+6UMG1ffI30CSc X-Received: by 2002:a05:6402:3128:: with SMTP id dd8mr14118171edb.156.1589814130632; Mon, 18 May 2020 08:02:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1589814130; cv=none; d=google.com; s=arc-20160816; b=N/L/IhGz/jjvf6QV3PmnL13zS8TrW1luajWYlPNgQkwuhiiuJ09cRGShmqltPR0yp9 vbcgDHQtUSFV3vqjdwdxmliOn38tdvo3MeawWxZ8c7qOdl81/ESUoyGAfWvDn5rIC0r2 epcZXp3sokTc3T9usX9aa8653sQOjCkMD3IVdurHgLj6kcknnLjo3WvDyWAP7+MEfc6M 9JMjYoCC6Zgr7HSArcyP2QYirr7gbjuDmvrs76jWUpmm09plE8H4btPyMQJV851HfA2X g/7Xsj6wD/oGAmUOrpCb6RpqwP8csPT3JusQLOsel7K/duP1IIfEG/fHIyHy++UvOu8A FYpA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=6UUKwFhUhq7Ks8kBk5WB6MA+pWC/JhVha9H0zUVhgxc=; b=d+bsB9ppnA08BehcgZeyYEY/e12Iz6aqAz9/wXnGkBd+AnGLCZ1FV3KvpQV/6HLWSr RdtNJFimBDmqei+wpVB2ZWiPq7dme5F4iz8eUT3q+Vjpkco2xnbor5a2+19J1JGj5T3N +6ZiUhhB6oYepg7UJFAv7rh3mrAl5fE308Z/EwC950euUMfUOlOZrBoEcg6cRoadobXO xVQoW/j65gx6DTmwP9HAYsr2O2d3cPdSwojBCU1afTH4z2CozNiyn47rI+3kMet0bgC8 O+TTRVyrYFMDxlEtjzwNQStqfaxA+BZF/PoHIqtEniCELI3IhL2Tvx+BDj7xQnsI4CoO xi0w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id o1si5868495edv.414.2020.05.18.08.01.45; Mon, 18 May 2020 08:02:10 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728163AbgERO5d (ORCPT + 99 others); Mon, 18 May 2020 10:57:33 -0400 Received: from inva020.nxp.com ([92.121.34.13]:56358 "EHLO inva020.nxp.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728115AbgERO5a (ORCPT ); Mon, 18 May 2020 10:57:30 -0400 Received: from inva020.nxp.com (localhost [127.0.0.1]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id DF4281A0B13; Mon, 18 May 2020 16:57:28 +0200 (CEST) Received: from invc005.ap-rdc01.nxp.com (invc005.ap-rdc01.nxp.com [165.114.16.14]) by inva020.eu-rdc02.nxp.com (Postfix) with ESMTP id 6D0791A097E; Mon, 18 May 2020 16:57:23 +0200 (CEST) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by invc005.ap-rdc01.nxp.com (Postfix) with ESMTP id 138D6402B3; Mon, 18 May 2020 22:57:17 +0800 (SGT) From: Anson Huang To: daniel.lezcano@linaro.org, tglx@linutronix.de, robh+dt@kernel.org, shawnguo@kernel.org, s.hauer@pengutronix.de, kernel@pengutronix.de, festevam@gmail.com, ping.bai@nxp.com, aisheng.dong@nxp.com, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org Cc: Linux-imx@nxp.com Subject: [PATCH 3/3] dt-bindings: timer: Convert i.MX SYSCTR to json-schema Date: Mon, 18 May 2020 22:47:40 +0800 Message-Id: <1589813260-20036-4-git-send-email-Anson.Huang@nxp.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1589813260-20036-1-git-send-email-Anson.Huang@nxp.com> References: <1589813260-20036-1-git-send-email-Anson.Huang@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Convert the i.MX SYSCTR binding to DT schema format using json-schema. Signed-off-by: Anson Huang --- .../devicetree/bindings/timer/nxp,sysctr-timer.txt | 25 ---------- .../bindings/timer/nxp,sysctr-timer.yaml | 54 ++++++++++++++++++++++ 2 files changed, 54 insertions(+), 25 deletions(-) delete mode 100644 Documentation/devicetree/bindings/timer/nxp,sysctr-timer.txt create mode 100644 Documentation/devicetree/bindings/timer/nxp,sysctr-timer.yaml diff --git a/Documentation/devicetree/bindings/timer/nxp,sysctr-timer.txt b/Documentation/devicetree/bindings/timer/nxp,sysctr-timer.txt deleted file mode 100644 index d576599..0000000 --- a/Documentation/devicetree/bindings/timer/nxp,sysctr-timer.txt +++ /dev/null @@ -1,25 +0,0 @@ -NXP System Counter Module(sys_ctr) - -The system counter(sys_ctr) is a programmable system counter which provides -a shared time base to Cortex A15, A7, A53, A73, etc. it is intended for use in -applications where the counter is always powered and support multiple, -unrelated clocks. The compare frame inside can be used for timer purpose. - -Required properties: - -- compatible : should be "nxp,sysctr-timer" -- reg : Specifies the base physical address and size of the comapre - frame and the counter control, read & compare. -- interrupts : should be the first compare frames' interrupt -- clocks : Specifies the counter clock. -- clock-names: Specifies the clock's name of this module - -Example: - - system_counter: timer@306a0000 { - compatible = "nxp,sysctr-timer"; - reg = <0x306a0000 0x20000>;/* system-counter-rd & compare */ - clocks = <&clk_8m>; - clock-names = "per"; - interrupts = ; - }; diff --git a/Documentation/devicetree/bindings/timer/nxp,sysctr-timer.yaml b/Documentation/devicetree/bindings/timer/nxp,sysctr-timer.yaml new file mode 100644 index 0000000..830211c --- /dev/null +++ b/Documentation/devicetree/bindings/timer/nxp,sysctr-timer.yaml @@ -0,0 +1,54 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/timer/nxp,sysctr-timer.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: NXP System Counter Module(sys_ctr) + +maintainers: + - Bai Ping + +description: | + The system counter(sys_ctr) is a programmable system counter + which provides a shared time base to Cortex A15, A7, A53, A73, + etc. it is intended for use in applications where the counter + is always powered and support multiple, unrelated clocks. The + compare frame inside can be used for timer purpose. + +properties: + compatible: + const: nxp,sysctr-timer + + reg: + maxItems: 1 + + interrupts: + maxItems: 1 + + clocks: + maxItems: 1 + + clock-names: + const: per + +required: + - compatible + - reg + - interrupts + - clocks + - clock-names + +additionalProperties: false + +examples: + - | + #include + + timer@306a0000 { + compatible = "nxp,sysctr-timer"; + reg = <0x306a0000 0x20000>; + clocks = <&clk_8m>; + clock-names = "per"; + interrupts = ; + }; -- 2.7.4