Received: by 2002:a25:868d:0:0:0:0:0 with SMTP id z13csp118140ybk; Tue, 19 May 2020 17:11:19 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwHeANS8hkJM4rXXi7o6O0cJEzvCIJSIrYlpeAxjocg5dm/Wy+xV+v9bIRvli5573h/FBOi X-Received: by 2002:aa7:d612:: with SMTP id c18mr1151151edr.282.1589933479770; Tue, 19 May 2020 17:11:19 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1589933479; cv=none; d=google.com; s=arc-20160816; b=sbCuw1qfyMJUw0OCwTjJ1Lcb1/p0lIomJRXXjkC5Uc76ll/5n5FOJ7KIZZXKB0dP++ E2Lea1KHbOnMaSXpGjeNAVtg2D+oiX92h678XqY3COc2u/A7KchuX8aAFJZxZx15KQBE gjJk+qT7LicRG8fUIL2nQCRsn+TCb3aj+MrFgnrAvIKUFFZAtMqZEG/lZoaHuGOp5q6h Agh7I2qS0qWnsrhK8u5C42ZrslvBv9URP8Pw49kV178r+itR3r8L5waXcv0+hkpLV9Zu ZcNjYoV5svrnFPSz8MNGzkBRW0Yw5LMcOG05GQk/iZH9urhT6NhkyzXJbmJFZj+C0CoA YyOw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=IekdRpOP+ieuh6SEOexezF0K6FLxMdeSBhL6R3vCIVo=; b=atSFgIklIioaZib1XYHTZjFPa/e+nJmkwyUyq6kACmui8lMNEuZdFolXgd5IEZfbKe IpOvpDEJMe+82UUH3ayLsFZ3ia/j6N5rPz1GWWcv0D8v87TJSLL/H0aZLOtMOPTztpU5 pubn2WPH25JKQynkf13qKC/wpFhJ+ONdWU9O1w0Be/9NCVwXaXY4vXyeZ+qRKTrqWxYZ mMTvi4tHCV77Bli1/adhteR5tV3U3IuXvhstggYrLwoyw2jdz154CuFWm9K3Ue/HBJZl r5bPe7D9fvX8Mvg9Ilqc5X1dZh+/YaFdxcGqflFoKlj/5AsVX7hR9dPp8SEBg88kVKYC a7lw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id du12si965682ejc.398.2020.05.19.17.10.32; Tue, 19 May 2020 17:11:19 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728215AbgETAHj (ORCPT + 99 others); Tue, 19 May 2020 20:07:39 -0400 Received: from mga09.intel.com ([134.134.136.24]:35847 "EHLO mga09.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726379AbgETAHj (ORCPT ); Tue, 19 May 2020 20:07:39 -0400 IronPort-SDR: WMN/ds5Ge1mt7cXtrWZhJg9+a7pnB4ri7Tq3I40GsPq5IfuMABQaKiQVvwtLPXv0JFLff5hSpu sIGDVQo3seWA== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga003.jf.intel.com ([10.7.209.27]) by orsmga102.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 19 May 2020 17:07:38 -0700 IronPort-SDR: U4U0klmwTkCKIxGqP9u2+bEPZdNRGJN9zT3fa+Z7P2nU8dDiEYrbZsKLHmCNi8iJEdG7lt8iYm YAy7HP0JDOVQ== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.73,411,1583222400"; d="scan'208";a="264487902" Received: from sgsxdev004.isng.intel.com (HELO localhost) ([10.226.88.13]) by orsmga003.jf.intel.com with ESMTP; 19 May 2020 17:07:34 -0700 From: "Ramuthevar,Vadivel MuruganX" To: linux-kernel@vger.kernel.org, linux-mtd@lists.infradead.org, devicetree@vger.kernel.org Cc: miquel.raynal@bootlin.com, richard@nod.at, vigneshr@ti.com, arnd@arndb.de, brendanhiggins@google.com, tglx@linutronix.de, boris.brezillon@collabora.com, anders.roxell@linaro.org, masonccyang@mxic.com.tw, robh+dt@kernel.org, linux-mips@vger.kernel.org, hauke.mehrtens@intel.com, andriy.shevchenko@intel.com, qi-ming.wu@intel.com, cheol.yong.kim@intel.com, "Ramuthevar,Vadivel MuruganX" Subject: [RESENDPATCH v8 0/2] mtd: rawnand: Add NAND controller support on Intel LGM SoC Date: Wed, 20 May 2020 08:06:19 +0800 Message-Id: <20200520000621.49152-1-vadivel.muruganx.ramuthevar@linux.intel.com> X-Mailer: git-send-email 2.11.0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch adds the new IP of Nand Flash Controller(NFC) support on Intel's Lightning Mountain(LGM) SoC. DMA is used for burst data transfer operation, also DMA HW supports aligned 32bit memory address and aligned data access by default. DMA burst of 8 supported. Data register used to support the read/write operation from/to device. NAND controller also supports in-built HW ECC engine. NAND controller driver implements ->exec_op() to replace legacy hooks, these specific call-back method to execute NAND operations. Thanks Boris, Andy and Arnd for the review comments and suggestions. --- v8: - fix the kbuild bot warnings - correct the typo's v7: - indentation issue is fixed - add error check for retrieve the resource from dt - Rob's review comments addressed - dt-schema build issue fixed with upgraded dt-schema v6: - update EBU_ADDR_SELx register base value build it from DT - Add tabs in in Kconfig - Rob's review comments addressed in YAML file - add addr_sel0 and addr_sel1 reg-names in YAML example v5: - replace by 'HSNAND_CLE_OFFS | HSNAND_CS_OFFS' to NAND_WRITE_CMD and NAND_WRITE_ADDR - remove the unused macros - update EBU_ADDR_MASK(x) macro - update the EBU_ADDR_SELx register values to be written - add the example in YAML file v4: - add ebu_nand_cs structure for multiple-CS support - mask/offset encoding for 0x51 value - update macro HSNAND_CTL_ENABLE_ECC - drop the op argument and un-used macros. - updated the datatype and macros - add function disable nand module - remove ebu_host->dma_rx = NULL; - rename MMIO address range variables to ebu and hsnand - implement ->setup_data_interface() - update label err_cleanup_nand and err_cleanup_dma - add return value check in the nand_remove function - add/remove tabs and spaces as per coding standard - encoded CS ids by reg property v3: - Add depends on MACRO in Kconfig - file name update in Makefile - file name update to intel-nand-controller - modification of MACRO divided like EBU, HSNAND and NAND - add NAND_ALE_OFFS, NAND_CLE_OFFS and NAND_CS_OFFS - rename lgm_ to ebu_ and _va suffix is removed in the whole file - rename structure and varaibles as per review comments. - remove lgm_read_byte(), lgm_dev_ready() and cmd_ctrl() un-used function - update in exec_op() as per review comments - rename function lgm_dma_exit() by lgm_dma_cleanup() - hardcoded magic value for base and offset replaced by MACRO defined - mtd_device_unregister() + nand_cleanup() instead of nand_release() v2: - implement the ->exec_op() to replaces the legacy hook-up. - update the commit message - YAML compatible string update to intel, lgm-nand-controller - add MIPS maintainers and xway_nand driver author in CC v1: - initial version Ramuthevar Vadivel Murugan (2): dt-bindings: mtd: Add Nand Flash Controller support for Intel LGM SoC mtd: rawnand: Add NAND controller support on Intel LGM SoC .../devicetree/bindings/mtd/intel,lgm-nand.yaml | 91 +++ drivers/mtd/nand/raw/Kconfig | 8 + drivers/mtd/nand/raw/Makefile | 1 + drivers/mtd/nand/raw/intel-nand-controller.c | 747 +++++++++++++++++++++ 4 files changed, 847 insertions(+) create mode 100644 Documentation/devicetree/bindings/mtd/intel,lgm-nand.yaml create mode 100644 drivers/mtd/nand/raw/intel-nand-controller.c -- 2.11.0