Received: by 2002:a25:1104:0:0:0:0:0 with SMTP id 4csp245575ybr; Fri, 22 May 2020 05:44:15 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwObAWYQ/BGDIr40vI1xnXo2n0K42wY0FQTMhnrqN22WR0XCk3lcbxhtnBuQYcnmGHNO829 X-Received: by 2002:a05:6402:286:: with SMTP id l6mr2737560edv.253.1590151454820; Fri, 22 May 2020 05:44:14 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1590151454; cv=none; d=google.com; s=arc-20160816; b=PaNgNb/HhFcnlm9SQrUgPo5ELeWQPkqa5wllwvNPOetCqEj4dwM93sP3hvjqBcOliA j+ELMkosrcUutis+S2QxBJ9wGKbz8HTmdwCBOWKO7A4yki6rKZDOUsNyNTxM55N+XVxY 2by8ah+MkmDB0IfO2+GvN79sqPquTh1KVEyMk0eJqke2t0slbydzGWEqWXOu7eUEeooM oLnWI2zxUans4E/sp/z0ApcnUBHNDznxAVcpN66dsF9YxSDh2UBHNp7tqStp5PU51nxR o/cFqzhi0JGPsYl/iHKIH2B5kOjxON8Coipbi5Dq5KVdXCAmO4U2dtx6IsW+LggUq6/3 Vdew== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:dkim-signature; bh=2w3sQsYVGHqugd18wyS5dwx6ShxXceU/hZMilO9mbjs=; b=iYa+W148JoQICiX81OMqtffY2dRidtunTbHIk1r5k0sOVk3SBIZv8jGhPvUiW8AeOo qzed/qzueD/viavMlmQB5WqPzlZNUx1d+Fm7/dQccZtdYo1Dwz5w5PA0PpsayWT4ihjc 750i0pRACjG74yAiQxMyJShdnkM04IyAWGBSad31jvbewgd1rCR8YmhHKRwpJFOUdrKF gZwjhBmPASx95lMulF+9WxUtYkV4lp6vX5SRko7LAwG41ANlMMjzZHKK4PVMFes2PTox L8s1iEDievDIo3MqjMt/13+333GNNqcoFd8ViDcPL0uDLZOt9zcP6BhB+Wir6wvyfEFe gRGw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b="V/3ce5aI"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id re28si4693441ejb.647.2020.05.22.05.43.51; Fri, 22 May 2020 05:44:14 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b="V/3ce5aI"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729353AbgEVMmX (ORCPT + 99 others); Fri, 22 May 2020 08:42:23 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:37006 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728898AbgEVMmW (ORCPT ); Fri, 22 May 2020 08:42:22 -0400 Received: from mail-lj1-x241.google.com (mail-lj1-x241.google.com [IPv6:2a00:1450:4864:20::241]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 87494C061A0E; Fri, 22 May 2020 05:42:21 -0700 (PDT) Received: by mail-lj1-x241.google.com with SMTP id m18so12442508ljo.5; Fri, 22 May 2020 05:42:21 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=subject:to:cc:references:from:message-id:date:user-agent :mime-version:in-reply-to:content-language:content-transfer-encoding; bh=2w3sQsYVGHqugd18wyS5dwx6ShxXceU/hZMilO9mbjs=; b=V/3ce5aINSs51/6D2GrqAHtX9BA0h43h3exLi/aCvbY19zfNjJExnAfZsRZqnvB+Xw 6MAZwMqYc1MgbpvWfUItOD0S+vfNlkBdcLsi1mQVPmKzs8Sl5oD9jEcKtvjvQESVwxeY qRyKv4d4WoxYkBVV7JFTwvZwrypZLqZnpkyF/nZxYqQiNBELLavoVJj/EJvEe07Y4HtF GgISGSVWUq/BVWlp5LBdAeAyMmbVPHy47tio+DILn375iykHewNQxlUJJbrn4K94ASSf ItOnRs610H8gnC48OD85Xtkfejy7ltUyZuNb6hRdmbZOsOJ0kx9bTKJRPGRbhMfcFtKl QQbQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:subject:to:cc:references:from:message-id:date :user-agent:mime-version:in-reply-to:content-language :content-transfer-encoding; bh=2w3sQsYVGHqugd18wyS5dwx6ShxXceU/hZMilO9mbjs=; b=gC9H2m1e7WNr9r5FbW4trry4dX8p/B4M3UFYBwdUatSURqUQpzhQTCdjE8c2oQsAnM 3N18uNU4Ufp2DPCPzSEyxMh6igMI+OKEOSCBkhareb+wnDWukrRlPkecaZywXdlI8iZM 1dPBZm8t7AP5MY8u+AE5uaDLd4KVVikGnmpE1ap3wVUweaYxo+/t+KoEtmQ5D6P7RfKG JQTpHlUXBEkvDe2jz7T0KDnxfD6zW/3GJ7pBxtkvv6FPwozzuUWY7jnNIoZ0M/yIWTvD YGXUD+sGUnkXIwYTjqFCnfJa3JRKq1J5R0ly6BDIFdR95vA6z3wjUPnctk9gbY89aK1U mAXw== X-Gm-Message-State: AOAM5323n5uQ6xOfpJ9+DV4Qz80ykQvGbf7gmG1YiTqwPbJoM8zOaO6i 2kiQV2pTqulWwy5BiDSdUVdGQ2ZQ X-Received: by 2002:a2e:750d:: with SMTP id q13mr4987988ljc.297.1590151339696; Fri, 22 May 2020 05:42:19 -0700 (PDT) Received: from [192.168.2.145] (ppp91-76-17-204.pppoe.mtu-net.ru. [91.76.17.204]) by smtp.googlemail.com with ESMTPSA id g24sm2740867lfh.90.2020.05.22.05.42.18 (version=TLS1_3 cipher=TLS_AES_128_GCM_SHA256 bits=128/128); Fri, 22 May 2020 05:42:18 -0700 (PDT) Subject: Re: [PATCH] sdhci: tegra: Avoid reading autocal timeout values when not applicable To: Thierry Reding , Sowjanya Komatineni Cc: adrian.hunter@intel.com, ulf.hansson@linaro.org, jonathanh@nvidia.com, linux-tegra@vger.kernel.org, linux-kernel@vger.kernel.org, linux-mmc@vger.kernel.org References: <1590005337-1087-1-git-send-email-skomatineni@nvidia.com> <20200522122644.GE2163848@ulmo> From: Dmitry Osipenko Message-ID: <95d01fae-bf1f-28d1-2d11-8f5693646fa3@gmail.com> Date: Fri, 22 May 2020 15:42:18 +0300 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:68.0) Gecko/20100101 Thunderbird/68.7.0 MIME-Version: 1.0 In-Reply-To: <20200522122644.GE2163848@ulmo> Content-Type: text/plain; charset=utf-8 Content-Language: en-US Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 22.05.2020 15:26, Thierry Reding пишет: > On Wed, May 20, 2020 at 01:08:57PM -0700, Sowjanya Komatineni wrote: >> When auto calibration timeouts, calibration is disabled and fail-safe >> drive strength values are programmed based on the signal voltage. >> >> Different fail-safe drive strength values based on voltage are >> applicable only for SoCs supporting 3V3 and 1V8 pad controls. >> >> So, this patch avoids reading these properties from the device tree >> for SoCs not using pad controls and the warning of missing properties >> will not show up on these SoC platforms. >> >> Signed-off-by: Sowjanya Komatineni >> --- >> drivers/mmc/host/sdhci-tegra.c | 57 ++++++++++++++++++++++++------------------ >> 1 file changed, 33 insertions(+), 24 deletions(-) >> >> diff --git a/drivers/mmc/host/sdhci-tegra.c b/drivers/mmc/host/sdhci-tegra.c >> index 3e2c510..141b49b 100644 >> --- a/drivers/mmc/host/sdhci-tegra.c >> +++ b/drivers/mmc/host/sdhci-tegra.c >> @@ -605,6 +605,39 @@ static void tegra_sdhci_parse_pad_autocal_dt(struct sdhci_host *host) >> autocal->pull_down_1v8 = 0; >> >> err = device_property_read_u32(host->mmc->parent, >> + "nvidia,pad-autocal-pull-up-offset-sdr104", >> + &autocal->pull_up_sdr104); >> + if (err) >> + autocal->pull_up_sdr104 = autocal->pull_up_1v8; >> + >> + err = device_property_read_u32(host->mmc->parent, >> + "nvidia,pad-autocal-pull-down-offset-sdr104", >> + &autocal->pull_down_sdr104); >> + if (err) >> + autocal->pull_down_sdr104 = autocal->pull_down_1v8; >> + >> + err = device_property_read_u32(host->mmc->parent, >> + "nvidia,pad-autocal-pull-up-offset-hs400", >> + &autocal->pull_up_hs400); >> + if (err) >> + autocal->pull_up_hs400 = autocal->pull_up_1v8; >> + >> + err = device_property_read_u32(host->mmc->parent, >> + "nvidia,pad-autocal-pull-down-offset-hs400", >> + &autocal->pull_down_hs400); >> + if (err) >> + autocal->pull_down_hs400 = autocal->pull_down_1v8; >> + >> + /* >> + * Different fail-safe drive strength values based on the signaling >> + * voltage are applicable for SoCs supporting 3V3 and 1V8 pad controls. >> + * So, avoid reading below device tree properies for SoCs that don't >> + * have NVQUIRK_NEEDS_PAD_CONTROL. >> + */ >> + if (!(tegra_host->soc_data->nvquirks & NVQUIRK_NEEDS_PAD_CONTROL)) >> + return; > > Hm... so what exactly is the difference between NVQUIRK_HAS_PADCALIB? I > think Tegra30 will also end up calling tegra_sdhci_set_padctrl(), but it > will then write the default (0) value for these drive strength. Is that > okay? It won't write 0, but skip the writing if values are 0. Technically T30+ supports the customized strengths, but I'm not sure whether it was ever tested and whether it's really needed. I think Sowjanya said before that the default values are always okay for older SoCs.