Received: by 2002:a25:ef43:0:0:0:0:0 with SMTP id w3csp189148ybm; Wed, 27 May 2020 23:43:23 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzSQ1NDV+z+LglWJbeq5GGmieXwkr+zHGQn8GIDoBqaTvADx53UdyjuycOdy8Ld25kDl8aS X-Received: by 2002:a17:906:68d2:: with SMTP id y18mr1698902ejr.248.1590648202844; Wed, 27 May 2020 23:43:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1590648202; cv=none; d=google.com; s=arc-20160816; b=V5SyRsJFL0GfOSSnkwcZQYY+6o2fiKNPtsxXevJpsd29WQRTWgn4nQi6ZNrkWG8SSY 5nGFMR87eM/q+8JSixBOaN9k+rV3Fx/t7NMaBYuIzm4gHfUde64bST4DHhKe5n3D9T1x ZJvvyK3YS9IZb/1B/XRalbvbEPpgTThL6TUCEJKrw+uT4nje9saNQdCstWnUYqchVzt4 g8rABRS29yybY3Q+eKEW55VH3TSuPfgewPsk5IGNOAh07u4mC2U+3hg6ReWN6U/Nfivu orgMW/f5OwBPW3rBdBQgDVFXfKZvV9jLte55qstD3e6zMoMC+2Omn3NxLWoB0v8/0fyZ /qkg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :message-id:date:subject:to:from:dkim-signature; bh=JnNgpr0CjoQS7tA3oSvr2nQu06Bzj91OtHhD7FgEFDI=; b=cF35Nc79UcLfwD3tOTotRJegi5wUdF+nJsL3gkdyrUh0YNGmoAW9rYZg6EXuyBHDXR 9m7t58ld/NGRUsGxBDuAFZupalK9Sw8sIZofJjndJjNsguxrYfC5ZGU/W/F9mqk8qX/k j1+jMXBmArPKxUxYHWBRCvj3FJ11CdODxqWi12BZDbNgGrZcJv8UhW/eHvvR3rSI+dfn eB6IbjWJOSBCddAA4s+8nqYh6b/H6qMpxXZaaepVfq8jfBbf95fHgSs1+BpQYpZ9WGMc IHJBZIb/iOu0DNFpnaceEKcSMKz8ZIxzO4lGUNs5hpfxjho6qQFcspOFQIDNTukW3Gv1 TIcg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=CWbKKA8x; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id l22si2573961ejg.740.2020.05.27.23.43.00; Wed, 27 May 2020 23:43:22 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=CWbKKA8x; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726354AbgE1GlI (ORCPT + 99 others); Thu, 28 May 2020 02:41:08 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:53966 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725747AbgE1GlH (ORCPT ); Thu, 28 May 2020 02:41:07 -0400 Received: from mail-pl1-x642.google.com (mail-pl1-x642.google.com [IPv6:2607:f8b0:4864:20::642]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 98494C05BD1E for ; Wed, 27 May 2020 23:41:07 -0700 (PDT) Received: by mail-pl1-x642.google.com with SMTP id k22so11122703pls.10 for ; Wed, 27 May 2020 23:41:07 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=from:to:subject:date:message-id:mime-version :content-transfer-encoding; bh=JnNgpr0CjoQS7tA3oSvr2nQu06Bzj91OtHhD7FgEFDI=; b=CWbKKA8xirK2sOKqXxKJdqgLLoRl72aIO5DmCD7PYLJX9BZ1PY2T0nSS7T46zYrrTZ F9EJO9RTJUbPyJnO/DsEyEbAIAesxUnMhkmXph3HBzPkqei7xwMlXk0jxcV0n4cP+mnS oNvsDXFFAgihjcjnCTdNmaK7TgvQAnVjdR4PgqiSIfPafqoa6rv9OwyfFOOLXrW/2pqI 6RdL0xSqaRQTQtj6m7K5hEaIYTg9ZcMlpakC8XRnfWov7Xp+GeDU1SkVsVHM1KlaQyyp bSqbZC/cN3TPfFtpqpl6/0RBrSI0kgMAtR75FQBxR2Sf0sG5BYhgp/75/mJdmzAnd9pi LFtw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:subject:date:message-id:mime-version :content-transfer-encoding; bh=JnNgpr0CjoQS7tA3oSvr2nQu06Bzj91OtHhD7FgEFDI=; b=fTjxb53zlsfoHwYFZKgkzY7tE0wwStpLF8Q3RgKGgQgYIqLtMldzMg3YUS1leySzAZ 94UHtAJ1Ek/shGuqex9MrqaWCV48ZvKBm2Y+GGhw3IHGpafkR0yJ//PFuRqpMI5XVj/4 JWl9CKYZitLVzVxhU2Htf151S5Btd62YFFkc7YSZn8tXkVPFoil0R5P7HILS8sopbIyT HvCLM455hFKbGGnb91z11LVWFPxZWjpMkDLfu6FfKM4hFxbttjuI+wdHZqAf0y4q61vd 9e8lGPketN4+1Omt2DHnXPjO/37PSgRENzfdRxgCKEV1AbjNXpUT/vzWZUdByf1zE80+ 86PQ== X-Gm-Message-State: AOAM5305oEqDEb3QuK1+G0OPpI4MvCQ4Zg8jmzOL/hywtPhMKrNcYjlI pJ5KZpsMw4JulwL59YY877+uTw== X-Received: by 2002:a17:90a:fb88:: with SMTP id cp8mr2058350pjb.63.1590648066887; Wed, 27 May 2020 23:41:06 -0700 (PDT) Received: from hsinchu02.internal.sifive.com (114-34-229-221.HINET-IP.hinet.net. [114.34.229.221]) by smtp.gmail.com with ESMTPSA id q29sm3773366pfg.79.2020.05.27.23.41.04 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 27 May 2020 23:41:06 -0700 (PDT) From: Greentime Hu To: greentime.hu@sifive.com, guoren@linux.alibaba.com, vincent.chen@sifive.com, paul.walmsley@sifive.com, palmerdabbelt@google.com, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, oleg@redhat.com Subject: [RFC PATCH v5 00/13] riscv: Add vector ISA support Date: Thu, 28 May 2020 14:40:48 +0800 Message-Id: X-Mailer: git-send-email 2.26.2 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patchset is based on Guo Ren's v3 patchset to add dynamic vlen vector support for all different kinds of vector length in riscv. To make this happened we defined a new __riscv_v_state in sigcontext to save the vector related registers. In kernel space, the datap pointer in __riscv_v_state will be allocated dynamically to save vector registers. In user space, datap will point to the address right after the __riscv_v_state data structure to save vector registers in stack of signal handler. So does the implementation in ptrace, they will be saved in ubuf in which we put the __riscv_v_state data structure and datap pointer points to the address right after the __riscv_v_state for saving vector registers. This patchset also fixes several bugs for vector lazy save/restore mechanism and vtype not saving issue. It also adds new CSR support for vector based on the 0.9 vector spec and clean up some unused macros. This patchset is rebased to v5.7-rc4 and it is tested by running several vector programs simultaneously. It also can get the correct ucontext_t in signal handler and restore correct context after sigreturn. It is also tested with ptrace() syscall to use PTRACE_GETREGSET/PTRACE_SETREGSET to get/set the vector registers. I have tested vlen=128 and vlen=256 cases in virt machine of qemu-system-riscv32 and qemu-system-riscv64 provided by Zhiwei Lui. Since the vector spec is under developing, there might still need some changes. For example the vle.v/vse.v instructions will be replaced with proper instructions. The reason that I don't replace the instruction in this patchset is because that the Qemu doesn't fully support 0.9 spec yet. I have no simulator to test. We may need to discuss the default value of MINSIGSTKSZ and SIGSTKSZ. They might also need to set a proper number. They are 2048 and 8096 now. Since the stack in signal will be reserved for ucontext and the vector registers might be larger and larger someday, these two macros will need to be defined as a proper value or maybe we should provide a better mechanism to provide user to get a better default signal stack size. [1] https://github.com/romanheros/qemu/tree/linux-vector-dev [2] https://blog.linuxplumbersconf.org/2017/ocw/sessions/4671.html [3] https://github.com/riscv/riscv-v-spec/blob/master/v-spec.adoc --- Changelog V5 - Using regset_size() correctly in generic ptrace - Fix the ptrace porting - Fix compile warning Changelog V4 - Support dynamic vlen - Fix bugs: lazy save/resotre, not saving vtype - Update VS bit offset based on latest vector spec - Add new vector csr based on latest vector spec - Code refine and removed unused macros Changelog V3 - Rebase linux-5.6-rc3 and tested with qemu - Seperate patches with Anup's advice - Give out a ABI puzzle with unlimited vlen Changelog V2 - Fixup typo "vecotr, fstate_save->vstate_save". - Fixup wrong saved registers' length in vector.S. - Seperate unrelated patches from this one. Greentime Hu (1): ptrace: Use regset_size() for dynamic regset Guo Ren (11): riscv: Separate patch for cflags and aflags riscv: Rename __switch_to_aux -> fpu riscv: Extending cpufeature.c to detect V-extension riscv: Add new csr defines related to vector extension riscv: Add vector feature to compile riscv: Add has_vector/riscv_vsize to save vector features. riscv: Reset vector register riscv: Add vector struct and assembler definitions riscv: Add task switch support for vector riscv: Add ptrace vector support riscv: Add sigcontext save/restore for vector Vincent Chen (1): riscv: signal: Report signal frame size to userspace via auxv arch/riscv/Kconfig | 9 ++ arch/riscv/Makefile | 19 ++-- arch/riscv/include/asm/csr.h | 16 +++- arch/riscv/include/asm/elf.h | 17 +++- arch/riscv/include/asm/processor.h | 3 + arch/riscv/include/asm/switch_to.h | 77 ++++++++++++++- arch/riscv/include/uapi/asm/auxvec.h | 2 + arch/riscv/include/uapi/asm/elf.h | 1 + arch/riscv/include/uapi/asm/hwcap.h | 1 + arch/riscv/include/uapi/asm/ptrace.h | 13 +++ arch/riscv/include/uapi/asm/sigcontext.h | 2 + arch/riscv/kernel/Makefile | 1 + arch/riscv/kernel/asm-offsets.c | 8 ++ arch/riscv/kernel/cpufeature.c | 15 ++- arch/riscv/kernel/entry.S | 2 +- arch/riscv/kernel/head.S | 49 +++++++++- arch/riscv/kernel/process.c | 40 ++++++++ arch/riscv/kernel/ptrace.c | 115 +++++++++++++++++++++++ arch/riscv/kernel/setup.c | 5 + arch/riscv/kernel/signal.c | 108 ++++++++++++++++++++- arch/riscv/kernel/vector.S | 84 +++++++++++++++++ include/uapi/linux/elf.h | 1 + kernel/ptrace.c | 2 +- 23 files changed, 567 insertions(+), 23 deletions(-) create mode 100644 arch/riscv/kernel/vector.S -- 2.26.2