Received: by 2002:a25:ef43:0:0:0:0:0 with SMTP id w3csp189367ybm; Wed, 27 May 2020 23:43:50 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxzxO4UgNM5eC4qAQe34Csrod0IZQKAWQYB01nM7G1O7xZu+YJg3rPQBvMp1g9ywTcGcA7j X-Received: by 2002:a17:906:2a4d:: with SMTP id k13mr1694651eje.253.1590648230801; Wed, 27 May 2020 23:43:50 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1590648230; cv=none; d=google.com; s=arc-20160816; b=SUdzne3M5H0GPGmv315QQPvvypmh1B+vo8UkorUelltRHV2gRHYksdXElNVtl8mwl8 IsHsveU885TeTJztkWFdB4keI0kqGIbH0WbwTE3EYQzwkGjfA14F5jKrxlmHqbhsj5fw CkIBW0YWZqFyiy1VXQZdPJtl4Xd8VGyEL9WFCp7saTK3Xj7abGIFwWrT0b/Re4xJJ0nj 2LfbhBbxK8Og8p53Tu8D12eX//mmHvLNDFxY1YocuQ5LkZ+0QIhUouMsjX3Fn3kVGefn zygANclk9MK3VX+W+rqz3fjXpb/RpofdtLh3YZqcSPyPJzzLXpWvpgxJ8clmQliLGKkC 7/uw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:to:from :dkim-signature; bh=Q8iHAnjKh91djitETlf/VgG+9uuO5Xz5Jn9NWjplsUA=; b=ZenQdbbo1PENzuo70dTZ6G7HlIqmDl94b5fzelpn0iQTYHxiw4QaRuFrQoSs97Vxw0 UL+2U46bPyx1ZlCxisiUCHuK+55nH3TAUjh/mL0BQn4fRcVrQVqzV1IHkTUIABOmIkoR qMe+1Q/epPvdDCZ4mFjywkGIEpKL3ALqMLBY5rK5uUS9REWvhNuoaAphmc7mTPhFhSu6 438hAA5TnwPiRbhK0or0HJXq8E8JtEvKiJy2amE1UYT4dh90CuLlq7UeANkGHFNynYBQ CJfl5gAPktyKmPvPaI6NnK31Wtob+Jd+bAYhF4WY3ak/HxGjJuQbX0CJMgmLMkGWipyb gUjg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=V4n+MZXQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id o3si3357310ejg.491.2020.05.27.23.43.28; Wed, 27 May 2020 23:43:50 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=V4n+MZXQ; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726690AbgE1GlZ (ORCPT + 99 others); Thu, 28 May 2020 02:41:25 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:54020 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726111AbgE1GlX (ORCPT ); Thu, 28 May 2020 02:41:23 -0400 Received: from mail-pl1-x642.google.com (mail-pl1-x642.google.com [IPv6:2607:f8b0:4864:20::642]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id B7D82C05BD1E for ; Wed, 27 May 2020 23:41:22 -0700 (PDT) Received: by mail-pl1-x642.google.com with SMTP id t7so11115890plr.0 for ; Wed, 27 May 2020 23:41:22 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=from:to:subject:date:message-id:in-reply-to:references:mime-version :content-transfer-encoding; bh=Q8iHAnjKh91djitETlf/VgG+9uuO5Xz5Jn9NWjplsUA=; b=V4n+MZXQQuQeWiFHgTBOlDbJDNpfhZEJuAybcm5J9js85hkXIAlvWwBjYo6FCsIusd /OMqLUHPDRTPQSofk4aVUFDy00qVQ/wWJ3rnq6ZeQBZIEI8G8bvpuNRTwj3Jz+LR0bSx 9jWOa1/jyePW18Tusn9/ll2zPl3YpL0/xbMK1gPKTL8VsXwiMC7zrLCKDxG9ZxpD3Inf kgUy9l44b+DEmzKnEoGQLXuzKeHvNaY2d1hpAHSfltS/3rGqo41DrlkUxcDYUaWfIyT+ 5MfE4zV24PMxpHh6RjxNYHcSlceF7zZ9HEA7sxmtjlE4+Bb4jTkGZuljcuf9aFX07r3j 2KGQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=Q8iHAnjKh91djitETlf/VgG+9uuO5Xz5Jn9NWjplsUA=; b=WKCjIdKPZLiEwWXpqCf8kopl3DlQvVLem8lWg+eP6dMFV64T4vPcrA3ogCiSqtfuzh fUNUonczxkTiEHSU2Imrcqwn9erK4IdBunfJM8q9PhRERHwF1owaaD9+bUiEP9Ifdb41 aJFPIVUVGRqXnBQ5nYv/aI+3TDw7Kzcc7RnakMyHCuVHMJOGzgGdoHQzfXS4NAnQs1nj 1QAxVIB7KCqtkWVkpXBRA+wk/bSVv5UwWsuD85B1WgOqtoR7MMUcwNJZB8oxrAAQwvdm gWsLTAUkp+03QU7eMW8yF0Up/A+1k1EBMVYZdHfNjLmdAT4JAYIFapbQBregTRq7FR7H J3jA== X-Gm-Message-State: AOAM533nnPECOSx3Du2RpPkblmTTZNywK5UJAPPyqpnItOn0fTIgR8Ki pdOcMwVLmOKpwJAaCPhJA4Nx7g== X-Received: by 2002:a17:902:b601:: with SMTP id b1mr2128010pls.39.1590648082243; Wed, 27 May 2020 23:41:22 -0700 (PDT) Received: from hsinchu02.internal.sifive.com (114-34-229-221.HINET-IP.hinet.net. [114.34.229.221]) by smtp.gmail.com with ESMTPSA id q29sm3773366pfg.79.2020.05.27.23.41.20 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 27 May 2020 23:41:21 -0700 (PDT) From: Greentime Hu To: greentime.hu@sifive.com, guoren@linux.alibaba.com, vincent.chen@sifive.com, paul.walmsley@sifive.com, palmerdabbelt@google.com, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, oleg@redhat.com Subject: [RFC PATCH v5 07/13] riscv: Add has_vector/riscv_vsize to save vector features. Date: Thu, 28 May 2020 14:40:55 +0800 Message-Id: X-Mailer: git-send-email 2.26.2 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Guo Ren This patch is used to detect vector support status of CPU and use riscv_vsize to save the size of all the vector registers. It assumes all harts has the same capabilities in SMP system. [greentime.hu@sifive.com: add support for dynamic vlen] Signed-off-by: Greentime Hu Signed-off-by: Guo Ren --- arch/riscv/kernel/cpufeature.c | 11 +++++++++++ 1 file changed, 11 insertions(+) diff --git a/arch/riscv/kernel/cpufeature.c b/arch/riscv/kernel/cpufeature.c index c8527d770c98..5a68a926da68 100644 --- a/arch/riscv/kernel/cpufeature.c +++ b/arch/riscv/kernel/cpufeature.c @@ -16,6 +16,10 @@ unsigned long elf_hwcap __read_mostly; #ifdef CONFIG_FPU bool has_fpu __read_mostly; #endif +#ifdef CONFIG_VECTOR +bool has_vector __read_mostly; +unsigned long riscv_vsize __read_mostly; +#endif void riscv_fill_hwcap(void) { @@ -73,4 +77,11 @@ void riscv_fill_hwcap(void) if (elf_hwcap & (COMPAT_HWCAP_ISA_F | COMPAT_HWCAP_ISA_D)) has_fpu = true; #endif + +#ifdef CONFIG_VECTOR + if (elf_hwcap & COMPAT_HWCAP_ISA_V) { + has_vector = true; + riscv_vsize = csr_read(CSR_VLENB) * 32; + } +#endif } -- 2.26.2