Received: by 2002:a25:683:0:0:0:0:0 with SMTP id 125csp282659ybg; Mon, 1 Jun 2020 00:55:06 -0700 (PDT) X-Google-Smtp-Source: ABdhPJw0OQD3zrSuuH5QjQfrC9JAoyJK3n4f+7+isvIUazwDktJHHdDVBMl2JAoyGDLu9kuH2FoU X-Received: by 2002:a05:6402:1d30:: with SMTP id dh16mr19840283edb.302.1590998105997; Mon, 01 Jun 2020 00:55:05 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1590998105; cv=none; d=google.com; s=arc-20160816; b=OXB3RuCmPDP0FSbjkKCDgKgC1iyik2dD+8+R6kxX/8ujQHy3sZj6PYTX0STUb19rFe DdEJmlGJ8C0VLjQAvmUJzucsUUqXqTz1K4YyAwuJqY/UwNSKEi3IRTYQ72kG0+zCNDgh gaphvqKiinf99H604ODVuAIAY28444+3cNIB5NJz+ASs/wQw8zuI761E/h+KYvGtGiqR ahdwyaG6+phySPqXbFRL29aGtwrMzknwQKHfhLxfbLiDjLM+KeVse0/kj8i2bu/LMzfv e5HAHKsGf1F7Dm46bI+txLSmu2eMdmD6A4x76lIrUmgAw9c2kNzdQA+Wzb40Sh8i0489 I0vw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=xbCwaOnvnuHIejD14UD1Z+ZYOcR7tC11Eo9kpP1pKw0=; b=z8tKIwU00tbU4/adDvb+iW3JrJYyVEWrqX0EyRYZRINFLrz1QK9prcoHjL/pdA9sx+ iiVwMJ6VhNeYQDSxIG7daVaeLguvVlAgyWURqCwxMSEzi6Ry8t1xyTZiA6lglqpFY0I4 uraAOoqW1axMXFp+HSum1BRJjgU7SKlCQdIsfjoLxDhBPlS6RJVkyKmI2qJQrOi+cczb 966PDRtfJQ8zbBydm5qq7XvpLF/wUbmoGYnWnHMWAA9t/XIHSDf5atnqECbxIfdlBH3H OJ6EVgx6pvCvcfDCzHTbZbbsfKA061Sq8YAtgqCGgJPMPkhbWpgB1pCgBCteTeWIqkZG OpOg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id z7si6170011edp.584.2020.06.01.00.54.43; Mon, 01 Jun 2020 00:55:05 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728195AbgFAHwr (ORCPT + 99 others); Mon, 1 Jun 2020 03:52:47 -0400 Received: from mga12.intel.com ([192.55.52.136]:20495 "EHLO mga12.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728076AbgFAHwq (ORCPT ); Mon, 1 Jun 2020 03:52:46 -0400 IronPort-SDR: VTirbKc63T9VELkt7fOKyPmxnk/aDZKEzgSrbFLU5GGsq4JJLvEamwOAtoaefJiy9pcCD6RV0l ZY7TYy12IAvQ== X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga003.fm.intel.com ([10.253.24.29]) by fmsmga106.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 01 Jun 2020 00:52:46 -0700 IronPort-SDR: 1T3G+XiyMB0knrLKdWu1Vc061eb1t3yR1M7UM0wdQ45ACsWNLn8A6r2mXZSpNT6uq7QKfHpb5U bbr8HJN5WbTA== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.73,460,1583222400"; d="scan'208";a="311879473" Received: from yhanin-mobl1.ger.corp.intel.com (HELO localhost) ([10.249.43.17]) by FMSMGA003.fm.intel.com with ESMTP; 01 Jun 2020 00:52:35 -0700 From: Jarkko Sakkinen To: linux-kernel@vger.kernel.org, x86@kernel.org, linux-sgx@vger.kernel.org Cc: Sean Christopherson , Jethro Beekman , Jarkko Sakkinen , akpm@linux-foundation.org, andriy.shevchenko@linux.intel.com, asapek@google.com, bp@alien8.de, cedric.xing@intel.com, chenalexchen@google.com, conradparker@google.com, cyhanish@google.com, dave.hansen@intel.com, haitao.huang@intel.com, josh@joshtriplett.org, kai.huang@intel.com, kai.svahn@intel.com, kmoy@google.com, ludloff@google.com, luto@kernel.org, nhorman@redhat.com, npmccallum@redhat.com, puiterwijk@redhat.com, rientjes@google.com, tglx@linutronix.de, yaozhangx@google.com Subject: [PATCH v32 02/21] x86/cpufeatures: x86/msr: Add Intel SGX Launch Control hardware bits Date: Mon, 1 Jun 2020 10:51:59 +0300 Message-Id: <20200601075218.65618-3-jarkko.sakkinen@linux.intel.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20200601075218.65618-1-jarkko.sakkinen@linux.intel.com> References: <20200601075218.65618-1-jarkko.sakkinen@linux.intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Sean Christopherson Add X86_FEATURE_SGX_LC, which informs whether or not the CPU supports SGX Launch Control. Add MSR_IA32_SGXLEPUBKEYHASH{0, 1, 2, 3}, which when combined contain a SHA256 hash of a 3072-bit RSA public key. SGX backed software packages, so called enclaves, are always signed. All enclaves signed with the public key are unconditionally allowed to initialize. [1] Add FEATURE_CONTROL_SGX_LE_WR bit of the feature control MSR, which informs whether the aformentioned MSRs are writable or not. If the bit is off, the public key MSRs are read-only for the OS. If the MSRs are read-only, the platform must provide a launch enclave (LE). LE can create cryptographic tokens for other enclaves that they can pass together with their signature to the ENCLS(EINIT) opcode, which is used to initialize enclaves. Linux is unlikely to support the locked configuration because it takes away the control of the launch decisions from the kernel. [1] Intel SDM: 38.1.4 Intel SGX Launch Control Configuration Acked-by: Jethro Beekman Signed-off-by: Sean Christopherson Co-developed-by: Jarkko Sakkinen Signed-off-by: Jarkko Sakkinen --- arch/x86/include/asm/cpufeatures.h | 1 + arch/x86/include/asm/msr-index.h | 7 +++++++ 2 files changed, 8 insertions(+) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index fc4422f747d5..c2f8962e8468 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -352,6 +352,7 @@ #define X86_FEATURE_CLDEMOTE (16*32+25) /* CLDEMOTE instruction */ #define X86_FEATURE_MOVDIRI (16*32+27) /* MOVDIRI instruction */ #define X86_FEATURE_MOVDIR64B (16*32+28) /* MOVDIR64B instruction */ +#define X86_FEATURE_SGX_LC (16*32+30) /* Software Guard Extensions Launch Control */ /* AMD-defined CPU features, CPUID level 0x80000007 (EBX), word 17 */ #define X86_FEATURE_OVERFLOW_RECOV (17*32+ 0) /* MCA overflow recovery support */ diff --git a/arch/x86/include/asm/msr-index.h b/arch/x86/include/asm/msr-index.h index a277d33006c0..4b2e9c25cde3 100644 --- a/arch/x86/include/asm/msr-index.h +++ b/arch/x86/include/asm/msr-index.h @@ -575,6 +575,7 @@ #define FEAT_CTL_LOCKED BIT(0) #define FEAT_CTL_VMX_ENABLED_INSIDE_SMX BIT(1) #define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX BIT(2) +#define FEAT_CTL_SGX_LC_ENABLED BIT(17) #define FEAT_CTL_SGX_ENABLED BIT(18) #define FEAT_CTL_LMCE_ENABLED BIT(20) @@ -595,6 +596,12 @@ #define MSR_IA32_UCODE_WRITE 0x00000079 #define MSR_IA32_UCODE_REV 0x0000008b +/* Intel SGX Launch Enclave Public Key Hash MSRs */ +#define MSR_IA32_SGXLEPUBKEYHASH0 0x0000008C +#define MSR_IA32_SGXLEPUBKEYHASH1 0x0000008D +#define MSR_IA32_SGXLEPUBKEYHASH2 0x0000008E +#define MSR_IA32_SGXLEPUBKEYHASH3 0x0000008F + #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b #define MSR_IA32_SMBASE 0x0000009e -- 2.25.1