Received: by 2002:a25:683:0:0:0:0:0 with SMTP id 125csp1318886ybg; Tue, 2 Jun 2020 07:01:33 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwFkpVtqJxutOUfCb0a++18vZ5+SnuuulVcODselzdC/KVMAp5SuzTgY7yH/Inc8BIi3+B9 X-Received: by 2002:a17:906:ae81:: with SMTP id md1mr13901093ejb.128.1591106493539; Tue, 02 Jun 2020 07:01:33 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1591106493; cv=none; d=google.com; s=arc-20160816; b=QUH9A/TZ3XwWj5dI9pf/N6TVNIUvZXi6RQy8wXHsdbkyX80cbbPyoyC6JU83itQQFE qH0XL+Vt31yT1AumaIOHzGC03t18YinC3e2LRfWNvWkhdiNvllHKIjYrjrNNzSa8i95Y 8VLJiHx904Tq8IEl0oO/zw6eVa7/fh9wzVJ+TFgdDWDepfsay/oJwg1reube0tioHoVe 7Rj0oo03+HMwJetwWaVEQRyWWjIXPYt36eXhY637hFPg+SioVdysQmI6+kHdfXz+ATOK 0MzPvcLpF3ALmbPKl7yL7fcU6Fv/CuNEZEbqRR36qkv+rR1aYRHIgLILvPqkMrVad3c+ CQgw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=ZvYVvKPCtajqffJJmwdFtDXvNNyCJbx4bAMfDQFHzvw=; b=F/1JcsoO+c0b+Fqqgh76NMFfm8ZRrb3WeVpr+DNUUhNGWiORvPwqOC3thGaNEF9Nve G5Yj+r01o2vtprB2Qc/HJ4ZCL4FddTRrO6508zXJFOwuL3bsti06CS5hoySQD3fmizBw 4nkM5ZhG4EwgNrRfQh//Tlkbp8ke2wSht2xlwFEx+rY1jzDplO/IrJbP0W+MLx1/jRLB KXQIu9OPGiCeOSwa7tPby4NJYy4nfGzb7dSQbWW2t1HupidI4FY+y2VUxi9Pot5puRdC Gv5HENzrmOBqLlPA47wV/1iZlvBMrQGQbWz/sclyCklSpKDguNE2nANtb+c6Kco8wJIj gD/Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id n24si1357803ejd.648.2020.06.02.07.01.09; Tue, 02 Jun 2020 07:01:33 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727784AbgFBN7Q (ORCPT + 99 others); Tue, 2 Jun 2020 09:59:16 -0400 Received: from szxga05-in.huawei.com ([45.249.212.191]:5768 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1725957AbgFBN7M (ORCPT ); Tue, 2 Jun 2020 09:59:12 -0400 Received: from DGGEMS404-HUB.china.huawei.com (unknown [172.30.72.60]) by Forcepoint Email with ESMTP id AEB2E71E76B54B899A16; Tue, 2 Jun 2020 21:59:05 +0800 (CST) Received: from DESKTOP-KKJBAGG.china.huawei.com (10.173.220.25) by DGGEMS404-HUB.china.huawei.com (10.3.19.204) with Microsoft SMTP Server id 14.3.487.0; Tue, 2 Jun 2020 21:58:59 +0800 From: Zhenyu Ye To: , , , , , , , , , , , , , , , , CC: , , , , , , , , , Subject: [PATCH v4 1/6] arm64: Detect the ARMv8.4 TTL feature Date: Tue, 2 Jun 2020 21:58:31 +0800 Message-ID: <20200602135836.1620-2-yezhenyu2@huawei.com> X-Mailer: git-send-email 2.22.0.windows.1 In-Reply-To: <20200602135836.1620-1-yezhenyu2@huawei.com> References: <20200602135836.1620-1-yezhenyu2@huawei.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-Originating-IP: [10.173.220.25] X-CFilter-Loop: Reflected Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Marc Zyngier In order to reduce the cost of TLB invalidation, the ARMv8.4 TTL feature allows TLBs to be issued with a level allowing for quicker invalidation. Let's detect the feature for now. Further patches will implement its actual usage. Signed-off-by: Marc Zyngier Signed-off-by: Zhenyu Ye Reviewed-by: Catalin Marinas --- arch/arm64/include/asm/cpucaps.h | 3 ++- arch/arm64/include/asm/sysreg.h | 1 + arch/arm64/kernel/cpufeature.c | 11 +++++++++++ 3 files changed, 14 insertions(+), 1 deletion(-) diff --git a/arch/arm64/include/asm/cpucaps.h b/arch/arm64/include/asm/cpucaps.h index 8eb5a088ae65..cabb0c49a1d1 100644 --- a/arch/arm64/include/asm/cpucaps.h +++ b/arch/arm64/include/asm/cpucaps.h @@ -61,7 +61,8 @@ #define ARM64_HAS_AMU_EXTN 51 #define ARM64_HAS_ADDRESS_AUTH 52 #define ARM64_HAS_GENERIC_AUTH 53 +#define ARM64_HAS_ARMv8_4_TTL 54 -#define ARM64_NCAPS 54 +#define ARM64_NCAPS 55 #endif /* __ASM_CPUCAPS_H */ diff --git a/arch/arm64/include/asm/sysreg.h b/arch/arm64/include/asm/sysreg.h index c4ac0ac25a00..477d84ba1056 100644 --- a/arch/arm64/include/asm/sysreg.h +++ b/arch/arm64/include/asm/sysreg.h @@ -725,6 +725,7 @@ /* id_aa64mmfr2 */ #define ID_AA64MMFR2_E0PD_SHIFT 60 +#define ID_AA64MMFR2_TTL_SHIFT 48 #define ID_AA64MMFR2_FWB_SHIFT 40 #define ID_AA64MMFR2_AT_SHIFT 32 #define ID_AA64MMFR2_LVA_SHIFT 16 diff --git a/arch/arm64/kernel/cpufeature.c b/arch/arm64/kernel/cpufeature.c index 9fac745aa7bb..d993dc6dc7d5 100644 --- a/arch/arm64/kernel/cpufeature.c +++ b/arch/arm64/kernel/cpufeature.c @@ -244,6 +244,7 @@ static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = { static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = { ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_E0PD_SHIFT, 4, 0), + ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_TTL_SHIFT, 4, 0), ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_FWB_SHIFT, 4, 0), ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_AT_SHIFT, 4, 0), ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_LVA_SHIFT, 4, 0), @@ -1622,6 +1623,16 @@ static const struct arm64_cpu_capabilities arm64_features[] = { .matches = has_cpuid_feature, .cpu_enable = cpu_has_fwb, }, + { + .desc = "ARMv8.4 Translation Table Level", + .type = ARM64_CPUCAP_SYSTEM_FEATURE, + .capability = ARM64_HAS_ARMv8_4_TTL, + .sys_reg = SYS_ID_AA64MMFR2_EL1, + .sign = FTR_UNSIGNED, + .field_pos = ID_AA64MMFR2_TTL_SHIFT, + .min_field_value = 1, + .matches = has_cpuid_feature, + }, #ifdef CONFIG_ARM64_HW_AFDBM { /* -- 2.19.1