Received: by 2002:a25:683:0:0:0:0:0 with SMTP id 125csp321153ybg; Tue, 9 Jun 2020 01:10:52 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzlM3kRcSe4x6DQ6aNahloncnF191DJLqKkLmr/dwzabj38DXVNO3jNGx1H2k3QDkC7Vs+0 X-Received: by 2002:a05:6402:7c3:: with SMTP id u3mr25686596edy.253.1591690252072; Tue, 09 Jun 2020 01:10:52 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1591690252; cv=none; d=google.com; s=arc-20160816; b=ktQfbPXSYTQ2LCdC+Q22yNo3CCd7ZH/BfD5pOP0iplld8VUgignOF0F6Oa9jrnDtao IfOrQwoSuJ/jpZic6bWppzE1Nej80QdTze/W/w9tBhreVIkuXAuGh04SykQcJh8zUAod bwuNG0PO4btqcUOK6DvOsJgFUOIfrpM5Q0xcRDHxvKMeUn3NuvEVO9r3mEvF7u2T3/Or vZZzNQRYy95wTHD11Itu6jmgIQlu3Cuo8VTiWzA2ITWAVKGSwUHBVjAjRZ+ErarwprTD xyZXFU7ysNTnlsX1hGYPa9v/THdI3Wo4+6hQ3ftbnZb+/eeO46g6SpuwHT9kXpqLdsSV aWKA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:dkim-signature; bh=lP6w28mpw/jPLsjwEHn/++x6fxXJVkG2LkEuDw1SV1M=; b=EZQsIP8pfAEqwmqiuDPejbPyYu7ogwG0knAWJ6/KfoOnLjUOPL+RJAqZsqJbAtVFXi sdUfAW17hepEktCh24IPZUa151uWLSZ2tvIt1RE1f+10wzm2HmTMgN939W6hVhJklpJJ FMyC8QPm5K5ZkqvVna1wqZYEePyA48QM9SIS5RdYUWcLCX3lm532DOzD9X9WEJHYhCkV CQ+JDUw3nsF2Lti6+Ok66tGHXEAHN9TihJpedOi08+5UOdp0DlwIrtVxfeziPVZTKCa3 svRXrYvV4tDtsCzInrRJFnJ1qY8j1CMKefZqe8sfjwmpACvsyoPRjEAb+7D9FUK7Yj+o Ec/w== ARC-Authentication-Results: i=1; mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=Z26m9ZOT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id dg25si10138938edb.451.2020.06.09.01.10.28; Tue, 09 Jun 2020 01:10:52 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=fail header.i=@microchip.com header.s=mchp header.b=Z26m9ZOT; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728130AbgFIIId (ORCPT + 99 others); Tue, 9 Jun 2020 04:08:33 -0400 Received: from esa3.microchip.iphmx.com ([68.232.153.233]:35539 "EHLO esa3.microchip.iphmx.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726404AbgFIIIa (ORCPT ); Tue, 9 Jun 2020 04:08:30 -0400 DKIM-Signature: v=1; a=rsa-sha256; c=simple/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1591690109; x=1623226109; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=EXViZJNoUAiedo3upJN/pWpw3+V8c4VqVgPBgGd+VnY=; b=Z26m9ZOT/j6PyPubsuQxYBIWSNrWK5Q0Oj1Id4ZLjUF/ohtrw84I0XL+ 2gVJ1b5wEpuKroIg+kjUGi91rRc7aCWVukRwB+JTAq8EOjrdP6GnLDXo4 IerXyGR7OD4NOvXAVObZ8/h3ySOv9tZ221Dvv0RAyzRh/KxjQgcErDJEw XRHUj1YLQgNSvJ94SdD0ipglLYk57wZuFwOxgJSOVu3H6EDo+pEW9dV1N e7IOuChPHLB0drUPjGeNiw4PcnFxTQGSiPXVTPZW5nlYi+N7JBG8ssQwS p7bxfWXJz6fh3JPnKDe5BAj95gpZSeHkP9AgXdGiDIDKJ9ov98x9abmLS w==; IronPort-SDR: FLOeC5uNuX7vgoZEChRdO9fNed5hRF+qIDQ4ty7HM7RTm9TOpUIcfqEPmqjBJjRJibmmjawtUl Aanm9Il+p8QTRBNNifO3W/wSFrzf4uVHb/VxX9axuz6vH77JwFZPVx8ZP5ZtLeENHE2H+mOXLE e1MYSBBXbDf8OK+yw6J8/NrS1VFwjZf7CfPcXZlvc4qJRNRLvd7HiJpMXQ77vqTmFF0vXXKd5t /CsOJZ2pxXHJ5t/jdddtGSvoLFmByXXJZGdsOBymnfh6rB0T8gwwvWOHGYb6NxPaIvfrw3109L Whs= X-IronPort-AV: E=Sophos;i="5.73,491,1583218800"; d="scan'208";a="79412819" Received: from smtpout.microchip.com (HELO email.microchip.com) ([198.175.253.82]) by esa3.microchip.iphmx.com with ESMTP/TLS/AES256-SHA256; 09 Jun 2020 01:08:29 -0700 Received: from chn-vm-ex03.mchp-main.com (10.10.85.151) by chn-vm-ex03.mchp-main.com (10.10.85.151) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.1847.3; Tue, 9 Jun 2020 01:08:28 -0700 Received: from soft-dev15.microsemi.net (10.10.115.15) by chn-vm-ex03.mchp-main.com (10.10.85.151) with Microsoft SMTP Server id 15.1.1847.3 via Frontend Transport; Tue, 9 Jun 2020 01:08:25 -0700 From: Lars Povlsen To: Arnd Bergmann , Stephen Boyd , "Linus Walleij" CC: Lars Povlsen , Steen Hegelund , Microchip Linux Driver Support , Olof Johansson , "Michael Turquette" , , , , , , Alexandre Belloni Subject: [PATCH v2 06/10] dt-bindings: clock: sparx5: Add Sparx5 SoC DPLL clock Date: Tue, 9 Jun 2020 10:07:05 +0200 Message-ID: <20200609080709.9654-6-lars.povlsen@microchip.com> X-Mailer: git-send-email 2.27.0 In-Reply-To: <20200609080709.9654-1-lars.povlsen@microchip.com> References: <20200608123024.5330-1-lars.povlsen@microchip.com> <20200609080709.9654-1-lars.povlsen@microchip.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This add the DT bindings documentation for the Sparx5 SoC DPLL clock Reviewed-by: Alexandre Belloni Signed-off-by: Lars Povlsen --- .../bindings/clock/microchip,sparx5-dpll.yaml | 52 +++++++++++++++++++ 1 file changed, 52 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/microchip,sparx5-dpll.yaml diff --git a/Documentation/devicetree/bindings/clock/microchip,sparx5-dpll.yaml b/Documentation/devicetree/bindings/clock/microchip,sparx5-dpll.yaml new file mode 100644 index 0000000000000..39559a0a598ad --- /dev/null +++ b/Documentation/devicetree/bindings/clock/microchip,sparx5-dpll.yaml @@ -0,0 +1,52 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/microchip,sparx5-dpll.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Microchip Sparx5 DPLL Clock + +maintainers: + - Lars Povlsen + +description: | + The Sparx5 DPLL clock controller generates and supplies clock to + various peripherals within the SoC. + +properties: + compatible: + const: microchip,sparx5-dpll + + reg: + maxItems: 1 + + clocks: + maxItems: 1 + + '#clock-cells': + const: 1 + +required: + - compatible + - reg + - clocks + - '#clock-cells' + +additionalProperties: false + +examples: + # Clock provider for eMMC: + - | + lcpll_clk: lcpll-clk { + compatible = "fixed-clock"; + #clock-cells = <0>; + clock-frequency = <2500000000>; + }; + clks: clock-controller@61110000c { + compatible = "microchip,sparx5-dpll"; + #clock-cells = <1>; + clocks = <&lcpll_clk>; + reg = <0x1110000c 0x24>; + }; + +... -- 2.27.0