Received: by 2002:a25:683:0:0:0:0:0 with SMTP id 125csp253336ybg; Tue, 9 Jun 2020 23:09:22 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwFMvbRaRrDHuJvMCrCaTuN8Y6yD42wKwJvVmPalkinFliP3Dy6FTdfJ0NBpn+g7tQL6h5o X-Received: by 2002:a17:906:35cf:: with SMTP id p15mr1916890ejb.520.1591769362043; Tue, 09 Jun 2020 23:09:22 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1591769362; cv=none; d=google.com; s=arc-20160816; b=c6fm8k6eucT/CMp/HuFQww/KlbbCmIBh6h71GF0z2uIyGFPwM0in2+gnX2wbuZFnQf pKJkZvXARzyE/Eg16YXT6gtEEXPaGU/GYGWM7l+mZeLQNlD9Ex5GCaFl2pJRxxRAcEW6 fxoMh6Q9HKfz6MyitnoNsG8DWCXoC2qmRIo/rHAhLRHjxi1I5sZZH0fT7bnZbaZ0ib8B oJvx+CkkRlW9s0vxQNUdd9b7paYRhV0Vq1KRl07BB2uqpgd9ul7GPksRQ4cf1OCgrHc9 RakYLBBQfabU0DDuwle9FwZ3pEjzlMiDb9dOMOI+VSqEVTbgKVErT4/Z+5Hep6BcIzPX tXag== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=h4CM4t4WxMI9i7DgepTWXatjnwpkOJJzA9gzSaOBero=; b=JinSXoWJxdjIyQtRTkAMHAPqVRKBV53I3MYhdwxIE+8+QVmGPCmBVRIt9kQvP6o/nL AsPlXbElstwbwy0nZIWmFv9fWs2jIlxHQ2BbrtdVumN1d6E8ZzBFaTF3nCEtcWHPWdbr LbUZx5SOjgWWoGddm3h+P4kmmqlPJ5uT/XyWJD3PJ7p72Upenc7VHMJuG3FR8Sr80aba YeEKpkYIc7kQA/J3gNuvKQ/pUvJJxNfXx4mgIR/+Imko+3SVUS6yzInSisbXhRASXtTB N/XTr4XinuFHo1k8XNRfvqtObAF+TwwYTybDRL/C+CBfmDHWToA7his5NlyxQp366y0C V4ZA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=KAjrC9lD; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id b5si11920400ejk.381.2020.06.09.23.08.59; Tue, 09 Jun 2020 23:09:22 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=KAjrC9lD; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726544AbgFJGEb (ORCPT + 99 others); Wed, 10 Jun 2020 02:04:31 -0400 Received: from hqnvemgate26.nvidia.com ([216.228.121.65]:10484 "EHLO hqnvemgate26.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726196AbgFJGCr (ORCPT ); Wed, 10 Jun 2020 02:02:47 -0400 Received: from hqpgpgate102.nvidia.com (Not Verified[216.228.121.13]) by hqnvemgate26.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Tue, 09 Jun 2020 23:02:33 -0700 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate102.nvidia.com (PGP Universal service); Tue, 09 Jun 2020 23:02:47 -0700 X-PGP-Universal: processed; by hqpgpgate102.nvidia.com on Tue, 09 Jun 2020 23:02:47 -0700 Received: from HQMAIL111.nvidia.com (172.20.187.18) by HQMAIL111.nvidia.com (172.20.187.18) with Microsoft SMTP Server (TLS) id 15.0.1473.3; Wed, 10 Jun 2020 06:02:46 +0000 Received: from hqnvemgw03.nvidia.com (10.124.88.68) by HQMAIL111.nvidia.com (172.20.187.18) with Microsoft SMTP Server (TLS) id 15.0.1473.3 via Frontend Transport; Wed, 10 Jun 2020 06:02:46 +0000 Received: from skomatineni-linux.nvidia.com (Not Verified[10.2.167.70]) by hqnvemgw03.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Tue, 09 Jun 2020 23:02:46 -0700 From: Sowjanya Komatineni To: , , , , , , , CC: , , , , , , , Subject: [RFC PATCH v1 05/18] i2c: tegra: Fix runtime resume to re-init VI I2C Date: Tue, 9 Jun 2020 23:02:27 -0700 Message-ID: <1591768960-31648-6-git-send-email-skomatineni@nvidia.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1591768960-31648-1-git-send-email-skomatineni@nvidia.com> References: <1591768960-31648-1-git-send-email-skomatineni@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1591768953; bh=h4CM4t4WxMI9i7DgepTWXatjnwpkOJJzA9gzSaOBero=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=KAjrC9lD0p/HvNV61ho+4D29CRe13r1QQelSD0lkdVUxrhyJwewXgsliDUjLa7aeq 9RGh+Fr4XSMtRjbW6Oi2Fy8XFBlIvs2jzKJPYQTkA6b0xtw46+tplCdtJW4vFkA54+ vCbPSoblOG3V2h4d2WaeiaGMg8WnF1PfCkZwHfAswCg3u2yy/ZqaYYUcE0u4vSG1z3 LJRgBE3zaXnLtxMsku4auiVJ5qya8P0zRYRS2yeHzP8M/98tU8/PF3ZBGDfPQ+clc1 aOYI79FoRW6xTSn+OfgjtZg3zyq9Sfh3jUXKu9baRRmtz8I9/F/LHyM5mG81yWA1dY LbCjKEXIwTCpA== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org VI I2C is on host1x bus and is part of VE power domain. During suspend/resume VE power domain goes through power off/on. So, controller reset followed by i2c re-initialization is required after the domain power up. This patch fixes it. Signed-off-by: Sowjanya Komatineni --- drivers/i2c/busses/i2c-tegra.c | 16 ++++++++++++++++ 1 file changed, 16 insertions(+) diff --git a/drivers/i2c/busses/i2c-tegra.c b/drivers/i2c/busses/i2c-tegra.c index dba38a5..650240d 100644 --- a/drivers/i2c/busses/i2c-tegra.c +++ b/drivers/i2c/busses/i2c-tegra.c @@ -293,6 +293,8 @@ struct tegra_i2c_dev { bool is_curr_atomic_xfer; }; +static int tegra_i2c_init(struct tegra_i2c_dev *i2c_dev, bool clk_reinit); + static void dvc_writel(struct tegra_i2c_dev *i2c_dev, u32 val, unsigned long reg) { @@ -679,8 +681,22 @@ static int __maybe_unused tegra_i2c_runtime_resume(struct device *dev) goto disable_slow_clk; } + /* + * VI I2C device is attached to VE power domain which goes through + * power ON/OFF during PM runtime resume/suspend. So, controller + * should go through reset and need to re-initialize after power + * domain ON. + */ + if (i2c_dev->is_vi) { + ret = tegra_i2c_init(i2c_dev, true); + if (ret) + goto disable_div_clk; + } + return 0; +disable_div_clk: + clk_disable(i2c_dev->div_clk); disable_slow_clk: if (i2c_dev->slow_clk) clk_disable(i2c_dev->slow_clk); -- 2.7.4