Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp458023ybt; Fri, 19 Jun 2020 06:04:07 -0700 (PDT) X-Google-Smtp-Source: ABdhPJx4OTpcftcM3p5v7lQmiR+w3qPXwywaR2vF2tzGZgSsjUdbQSI3RGzoRL0YEw0rdnNniQXB X-Received: by 2002:aa7:c0c7:: with SMTP id j7mr3122757edp.242.1592571847146; Fri, 19 Jun 2020 06:04:07 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1592571847; cv=none; d=google.com; s=arc-20160816; b=ldEj53q90GNpqad7Vm6UbizvogpZPfif6pZ51IAVvPkdyAJRsbXVyBiEaLq5Tu2vXZ qpXjZ4f0ADLxkllW5A+E7TiTDBRcgFg9vgKDFOmhomEirKCrkGNkr9t1qMQm/BendbIU bET2RLdHyIaMFutgYPUKd6yRUN8k3dtkRtPV9uYPtKBrHDRnGb7zbh7yxhe1BKb5s/70 8xwOXiYFcBgyd2L3t5uYS4PWSrBwXi3lWDZOi+Xd+6u2RWrUP003A65GmKxWezTCxLvb ouvrWd5T6/TVooZJsuUivDfzQ121eej/sjTZU0EepsAbjtACGYXfpA/cLosRG4JMKR7N oULA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=u/+eOJvIGYEaTGpibF9J1CkbbdrZ2vPfzVMtyL8G3Ys=; b=yFOB8rfXOjbn2rVc0wgCrsEj+nhL4zMvAVP+GP3BAKr41/pTZVwP038iDCYnhxos2Q GNzvgLCw+nNS3RyEUSpJObaERrs5wnKsooXPIWD8OPejohk0oBTawtdW9uw1T6lRvJal lCbsvOD+lsr84G44ZqRNiziM4bdHcwtwX24CrnXweKG4I+IFrANTPGkxj2Izzerx4gaY T4Y6cNFXv7u7l5b2o3Nd3b5Ki0O4D+fXem3dwtrHsRyuJ9i//SfYPZdJkvjPrIXbXvJk iybNuye8AVUWDrli5HfbS208VIrKFseW8TxcA05AS2sM0Em/7FHhQQ61t99Op28tAYAg yXxQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id f12si4124181edl.157.2020.06.19.06.03.44; Fri, 19 Jun 2020 06:04:07 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731771AbgFSM1B (ORCPT + 99 others); Fri, 19 Jun 2020 08:27:01 -0400 Received: from relay12.mail.gandi.net ([217.70.178.232]:50583 "EHLO relay12.mail.gandi.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1733039AbgFSMZZ (ORCPT ); Fri, 19 Jun 2020 08:25:25 -0400 Received: from localhost (lfbn-tou-1-1075-236.w90-76.abo.wanadoo.fr [90.76.143.236]) (Authenticated sender: antoine.tenart@bootlin.com) by relay12.mail.gandi.net (Postfix) with ESMTPSA id 7514720000E; Fri, 19 Jun 2020 12:25:23 +0000 (UTC) From: Antoine Tenart To: davem@davemloft.net, andrew@lunn.ch, f.fainelli@gmail.com, hkallweit1@gmail.com, richardcochran@gmail.com, alexandre.belloni@bootlin.com, UNGLinuxDriver@microchip.com Cc: netdev@vger.kernel.org, linux-kernel@vger.kernel.org, thomas.petazzoni@bootlin.com, allan.nielsen@microchip.com, foss@0leil.net, antoine.tenart@bootlin.com Subject: [PATCH net-next v3 3/8] net: phy: mscc: remove the TR CLK disable magic value Date: Fri, 19 Jun 2020 14:22:55 +0200 Message-Id: <20200619122300.2510533-4-antoine.tenart@bootlin.com> X-Mailer: git-send-email 2.26.2 In-Reply-To: <20200619122300.2510533-1-antoine.tenart@bootlin.com> References: <20200619122300.2510533-1-antoine.tenart@bootlin.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Quentin Schulz This patch adds a define for the 0x8000 magic value used to perform enable/disable actions on the "token ring clock". The patch is only cosmetic. Signed-off-by: Quentin Schulz Signed-off-by: Antoine Tenart --- drivers/net/phy/mscc/mscc.h | 1 + drivers/net/phy/mscc/mscc_main.c | 10 +++++----- 2 files changed, 6 insertions(+), 5 deletions(-) diff --git a/drivers/net/phy/mscc/mscc.h b/drivers/net/phy/mscc/mscc.h index fbcee5fce7b2..756ec418f4f8 100644 --- a/drivers/net/phy/mscc/mscc.h +++ b/drivers/net/phy/mscc/mscc.h @@ -252,6 +252,7 @@ enum rgmii_clock_delay { /* Test page Registers */ #define MSCC_PHY_TEST_PAGE_5 5 #define MSCC_PHY_TEST_PAGE_8 8 +#define TR_CLK_DISABLE 0x8000 #define MSCC_PHY_TEST_PAGE_9 9 #define MSCC_PHY_TEST_PAGE_20 20 #define MSCC_PHY_TEST_PAGE_24 24 diff --git a/drivers/net/phy/mscc/mscc_main.c b/drivers/net/phy/mscc/mscc_main.c index 5ddc44f87eaf..052a0def6e83 100644 --- a/drivers/net/phy/mscc/mscc_main.c +++ b/drivers/net/phy/mscc/mscc_main.c @@ -629,7 +629,7 @@ static int vsc8531_pre_init_seq_set(struct phy_device *phydev) if (rc < 0) return rc; rc = phy_modify_paged(phydev, MSCC_PHY_PAGE_TEST, - MSCC_PHY_TEST_PAGE_8, 0x8000, 0x8000); + MSCC_PHY_TEST_PAGE_8, TR_CLK_DISABLE, TR_CLK_DISABLE); if (rc < 0) return rc; @@ -1026,7 +1026,7 @@ static int vsc8574_config_pre_init(struct phy_device *phydev) phy_base_write(phydev, MSCC_PHY_TEST_PAGE_5, 0x1b20); reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8); - reg |= 0x8000; + reg |= TR_CLK_DISABLE; phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg); phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR); @@ -1046,7 +1046,7 @@ static int vsc8574_config_pre_init(struct phy_device *phydev) phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST); reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8); - reg &= ~0x8000; + reg &= ~TR_CLK_DISABLE; phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg); phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD); @@ -1196,7 +1196,7 @@ static int vsc8584_config_pre_init(struct phy_device *phydev) phy_base_write(phydev, MSCC_PHY_TEST_PAGE_5, 0x1f20); reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8); - reg |= 0x8000; + reg |= TR_CLK_DISABLE; phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg); phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TR); @@ -1225,7 +1225,7 @@ static int vsc8584_config_pre_init(struct phy_device *phydev) phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_TEST); reg = phy_base_read(phydev, MSCC_PHY_TEST_PAGE_8); - reg &= ~0x8000; + reg &= ~TR_CLK_DISABLE; phy_base_write(phydev, MSCC_PHY_TEST_PAGE_8, reg); phy_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD); -- 2.26.2