Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp2902548ybt; Mon, 22 Jun 2020 09:48:19 -0700 (PDT) X-Google-Smtp-Source: ABdhPJwfslgtiy+byVn/mnuVocMMj4t320MpZnd/cxw6Jj25RwR/HV7XMKTk83vugO8z8qMPyklq X-Received: by 2002:a50:ee18:: with SMTP id g24mr18286769eds.370.1592844499150; Mon, 22 Jun 2020 09:48:19 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1592844499; cv=none; d=google.com; s=arc-20160816; b=fwqLX0hlNK7cMYBlFPU8owUlIV9IWYsMirAIz8toKTsUWItdmMYZUfTIHB4TAsQflW dhkRJVASy6ojxjIr94KCSpE8IZGDkOQ4VTLc3Zy/B5AKY3icaJwNey+0K09HMNn4cvpA JLENHWgIuRzaIOjKqmVCAsh+KJpJJvBI2sYMLbZlRgizrSTvdkaBy2otZdQwxJ5buVWd 1TBDbCrPUWc6bhrJobrzH7u+eehE1CN8hHAgLJEQ6AZOrtTA1gW4uRW9tx0PMq1Lj1Q7 01E0eHDRQzgnZkIyqmePZS93YUQpQpLS78zMFcKDk5Ug8kKlM7OYgFxlmpqmV/NBkPtY 2Mcg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=rKWE0lcztkNYPAauy9k9I37nooUe1Sy4TNtIfOpI24w=; b=IU291oufjyq7FB2Fe8nOHY8HGZ6rIGazA0uxTpF2pC+/Apf0UkB4OvNmoEXS2lMbdY jUqodc0Gf3eR/SGNkwuhjybXmEep5lrV5/r5835N0yHxbnUqDiMucyTVGZK3SenmPd3E Hf1M5Trag9aqga7OqUd13cyTW5JLhouP0woFdgQwYlvy+ZfJR9+VnoEL22eEabAONZXC mftWwuwf8gWAyO+4j9J4cj1T5v1/3IdX05fwaSDZ1MhXB4jvdeCWY+dKYyrcXzF4/xbc uJqiQrHHnJ4WuijsLhqsj2wHDrwmWVM8dwpeXLz7USIYoBsU844u8LylXC0fzJLOPYrL HV0w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id y14si9321369ejp.357.2020.06.22.09.47.56; Mon, 22 Jun 2020 09:48:19 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729861AbgFVQoH (ORCPT + 99 others); Mon, 22 Jun 2020 12:44:07 -0400 Received: from mga03.intel.com ([134.134.136.65]:18796 "EHLO mga03.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729441AbgFVQoG (ORCPT ); Mon, 22 Jun 2020 12:44:06 -0400 IronPort-SDR: Vhuxdh44bAl11ouASOynWLqLEmiMSMBF3lqRIC/MutraerrtBSWLR2MLuIJStYr+mQdXNBTFVN Xe9eDbzShOiw== X-IronPort-AV: E=McAfee;i="6000,8403,9660"; a="143772326" X-IronPort-AV: E=Sophos;i="5.75,267,1589266800"; d="scan'208";a="143772326" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga007.jf.intel.com ([10.7.209.58]) by orsmga103.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 22 Jun 2020 09:44:05 -0700 IronPort-SDR: B0/NP2xyEbTgLZYnc0e1GEPEo90cFS2JEg87wTBlXbSY9Dm5/D3fizNEiIqwwYM0pVoZuSQQa8 HzZEoJgG9smQ== X-IronPort-AV: E=Sophos;i="5.75,267,1589266800"; d="scan'208";a="281020599" Received: from rchatre-mobl1.jf.intel.com ([10.54.70.7]) by orsmga007-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 22 Jun 2020 09:44:04 -0700 From: Reinette Chatre To: tglx@linutronix.de, fenghua.yu@intel.com, bp@alien8.de, tony.luck@intel.com Cc: kuo-lang.tseng@intel.com, ravi.v.shankar@intel.com, mingo@redhat.com, babu.moger@amd.com, hpa@zytor.com, x86@kernel.org, linux-kernel@vger.kernel.org, Reinette Chatre Subject: [PATCH V7 2/4] x86/resctrl: Enumerate per-thread MBA Date: Mon, 22 Jun 2020 09:43:29 -0700 Message-Id: <8a67e463168926e1596b3f3265165068b604f49a.1592841671.git.reinette.chatre@intel.com> X-Mailer: git-send-email 2.26.2 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Fenghua Yu Some systems support per-thread Memory Bandwidth Allocation (MBA) which applies a throttling delay value to each hardware thread instead of to a core. Per-thread MBA is enumerated by CPUID. No feature flag is shown in /proc/cpuinfo. User applications need to check a resctrl throttling mode info file to know if the feature is supported. Signed-off-by: Fenghua Yu Signed-off-by: Reinette Chatre Reviewed-by: Babu Moger --- No changes since V6 arch/x86/include/asm/cpufeatures.h | 1 + arch/x86/kernel/cpu/cpuid-deps.c | 1 + arch/x86/kernel/cpu/scattered.c | 1 + 3 files changed, 3 insertions(+) diff --git a/arch/x86/include/asm/cpufeatures.h b/arch/x86/include/asm/cpufeatures.h index 02dabc9e77b0..ee5729da8379 100644 --- a/arch/x86/include/asm/cpufeatures.h +++ b/arch/x86/include/asm/cpufeatures.h @@ -286,6 +286,7 @@ #define X86_FEATURE_FENCE_SWAPGS_USER (11*32+ 4) /* "" LFENCE in user entry SWAPGS path */ #define X86_FEATURE_FENCE_SWAPGS_KERNEL (11*32+ 5) /* "" LFENCE in kernel entry SWAPGS path */ #define X86_FEATURE_SPLIT_LOCK_DETECT (11*32+ 6) /* #AC for split lock */ +#define X86_FEATURE_PER_THREAD_MBA (11*32+ 7) /* "" Per-thread Memory Bandwidth Allocation */ /* Intel-defined CPU features, CPUID level 0x00000007:1 (EAX), word 12 */ #define X86_FEATURE_AVX512_BF16 (12*32+ 5) /* AVX512 BFLOAT16 instructions */ diff --git a/arch/x86/kernel/cpu/cpuid-deps.c b/arch/x86/kernel/cpu/cpuid-deps.c index 3cbe24ca80ab..3e30b26c50ef 100644 --- a/arch/x86/kernel/cpu/cpuid-deps.c +++ b/arch/x86/kernel/cpu/cpuid-deps.c @@ -69,6 +69,7 @@ static const struct cpuid_dep cpuid_deps[] = { { X86_FEATURE_CQM_MBM_TOTAL, X86_FEATURE_CQM_LLC }, { X86_FEATURE_CQM_MBM_LOCAL, X86_FEATURE_CQM_LLC }, { X86_FEATURE_AVX512_BF16, X86_FEATURE_AVX512VL }, + { X86_FEATURE_PER_THREAD_MBA, X86_FEATURE_MBA }, {} }; diff --git a/arch/x86/kernel/cpu/scattered.c b/arch/x86/kernel/cpu/scattered.c index 62b137c3c97a..bccfc9ff3cc1 100644 --- a/arch/x86/kernel/cpu/scattered.c +++ b/arch/x86/kernel/cpu/scattered.c @@ -35,6 +35,7 @@ static const struct cpuid_bit cpuid_bits[] = { { X86_FEATURE_CDP_L3, CPUID_ECX, 2, 0x00000010, 1 }, { X86_FEATURE_CDP_L2, CPUID_ECX, 2, 0x00000010, 2 }, { X86_FEATURE_MBA, CPUID_EBX, 3, 0x00000010, 0 }, + { X86_FEATURE_PER_THREAD_MBA, CPUID_ECX, 0, 0x00000010, 3 }, { X86_FEATURE_HW_PSTATE, CPUID_EDX, 7, 0x80000007, 0 }, { X86_FEATURE_CPB, CPUID_EDX, 9, 0x80000007, 0 }, { X86_FEATURE_PROC_FEEDBACK, CPUID_EDX, 11, 0x80000007, 0 }, -- 2.26.2