Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp1248480ybt; Thu, 25 Jun 2020 01:07:42 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyjgir1FyUFZcgyMaOyzP2pxExyCkRfYsd3l8XrnQJFDRZhYkE8AFIipg+xW1EYTCAQBxMK X-Received: by 2002:a17:906:4942:: with SMTP id f2mr7972847ejt.125.1593072461971; Thu, 25 Jun 2020 01:07:41 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1593072461; cv=none; d=google.com; s=arc-20160816; b=AO0wUuEYL78A7zRiRh1Uz4bOaVI2x/A7ogl1Ff70i0xHfge3ZVZ45r/lhbSs5Z4GJj l7sSqQAl1TZEekGsKYmRBqG49ExnuYE9bqacOlQ+paHHZBlyZutAT6hmA0Jq3hprK9gY mfAlISqvN9qsdO6zgBaDvRBlS+M+K14bSlhkISPQ0eD+H4zZIZTIEh+YKfW/JvfEPO8N 7HXiVSKlC/qy3nTTxsJKkfruUDg0IhDBEQdeelG59KR++ucq41A18HYB/YfraTjJnLIn c3PgZKB/cddIoU9d5AiBS2CmFbDgUlTCEv0ooCIC0BQQc7vehkaxTR+vnjZeFZBBhERm htsA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=hCa6sZVoMhq4lis7Cs5jGv9s5iVcJpKDQsso4DE7q2I=; b=jatYIBgIoOKhLaSquGu09mXMMgsm10YD+4lLs0FE06M/0Kt158svuGAKldmuadO/ih q5Of7xb/SQe2r5+yIe9uLhXQ2VJIJMocdS+S0aPhX5smsjYo4Hi3PKImnrM6aJFFodkx cWMW8QONq3MIs6AM1yr473kEuFmqWeVhZve00CHDZFt5Khe60RxvR4JqssPY9uvqEjAF 9YNbUMztvskY8XMw8nzeoH52tTiGaurL59c+kUEfUP+UfJqElx9k7KHIiSTC6P7udOPL FiCpGZy0aSL50ONRN+D2eGyo35I+IrPLXW27ib5wC5wqCD7pcpH/REkoPuCX4wYGPQ90 pt9A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id n5si13665516edo.215.2020.06.25.01.07.18; Thu, 25 Jun 2020 01:07:41 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2390689AbgFYIES (ORCPT + 99 others); Thu, 25 Jun 2020 04:04:18 -0400 Received: from szxga05-in.huawei.com ([45.249.212.191]:6316 "EHLO huawei.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S2390499AbgFYIDe (ORCPT ); Thu, 25 Jun 2020 04:03:34 -0400 Received: from DGGEMS413-HUB.china.huawei.com (unknown [172.30.72.60]) by Forcepoint Email with ESMTP id E7787BB13A87B8E08C68; Thu, 25 Jun 2020 16:03:31 +0800 (CST) Received: from DESKTOP-KKJBAGG.china.huawei.com (10.173.220.25) by DGGEMS413-HUB.china.huawei.com (10.3.19.213) with Microsoft SMTP Server id 14.3.487.0; Thu, 25 Jun 2020 16:03:25 +0800 From: Zhenyu Ye To: , , , , , , , , , , , , , , , , CC: , , , , , , , , , Subject: [RESEND PATCH v5 1/6] arm64: Detect the ARMv8.4 TTL feature Date: Thu, 25 Jun 2020 16:03:09 +0800 Message-ID: <20200625080314.230-2-yezhenyu2@huawei.com> X-Mailer: git-send-email 2.22.0.windows.1 In-Reply-To: <20200625080314.230-1-yezhenyu2@huawei.com> References: <20200625080314.230-1-yezhenyu2@huawei.com> MIME-Version: 1.0 Content-Transfer-Encoding: 7BIT Content-Type: text/plain; charset=US-ASCII X-Originating-IP: [10.173.220.25] X-CFilter-Loop: Reflected Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Marc Zyngier In order to reduce the cost of TLB invalidation, the ARMv8.4 TTL feature allows TLBs to be issued with a level allowing for quicker invalidation. Let's detect the feature for now. Further patches will implement its actual usage. Signed-off-by: Marc Zyngier Signed-off-by: Zhenyu Ye Reviewed-by: Catalin Marinas --- arch/arm64/include/asm/cpucaps.h | 3 ++- arch/arm64/include/asm/sysreg.h | 1 + arch/arm64/kernel/cpufeature.c | 11 +++++++++++ 3 files changed, 14 insertions(+), 1 deletion(-) diff --git a/arch/arm64/include/asm/cpucaps.h b/arch/arm64/include/asm/cpucaps.h index d7b3bb0cb180..d44ba903d11d 100644 --- a/arch/arm64/include/asm/cpucaps.h +++ b/arch/arm64/include/asm/cpucaps.h @@ -62,7 +62,8 @@ #define ARM64_HAS_GENERIC_AUTH 52 #define ARM64_HAS_32BIT_EL1 53 #define ARM64_BTI 54 +#define ARM64_HAS_ARMv8_4_TTL 55 -#define ARM64_NCAPS 55 +#define ARM64_NCAPS 56 #endif /* __ASM_CPUCAPS_H */ diff --git a/arch/arm64/include/asm/sysreg.h b/arch/arm64/include/asm/sysreg.h index 463175f80341..8c209aa17273 100644 --- a/arch/arm64/include/asm/sysreg.h +++ b/arch/arm64/include/asm/sysreg.h @@ -746,6 +746,7 @@ /* id_aa64mmfr2 */ #define ID_AA64MMFR2_E0PD_SHIFT 60 +#define ID_AA64MMFR2_TTL_SHIFT 48 #define ID_AA64MMFR2_FWB_SHIFT 40 #define ID_AA64MMFR2_AT_SHIFT 32 #define ID_AA64MMFR2_LVA_SHIFT 16 diff --git a/arch/arm64/kernel/cpufeature.c b/arch/arm64/kernel/cpufeature.c index 4ae41670c2e6..bda002078ec5 100644 --- a/arch/arm64/kernel/cpufeature.c +++ b/arch/arm64/kernel/cpufeature.c @@ -323,6 +323,7 @@ static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = { static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = { ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_E0PD_SHIFT, 4, 0), + ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_TTL_SHIFT, 4, 0), ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_FWB_SHIFT, 4, 0), ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_AT_SHIFT, 4, 0), ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_LVA_SHIFT, 4, 0), @@ -1880,6 +1881,16 @@ static const struct arm64_cpu_capabilities arm64_features[] = { .matches = has_cpuid_feature, .cpu_enable = cpu_has_fwb, }, + { + .desc = "ARMv8.4 Translation Table Level", + .type = ARM64_CPUCAP_SYSTEM_FEATURE, + .capability = ARM64_HAS_ARMv8_4_TTL, + .sys_reg = SYS_ID_AA64MMFR2_EL1, + .sign = FTR_UNSIGNED, + .field_pos = ID_AA64MMFR2_TTL_SHIFT, + .min_field_value = 1, + .matches = has_cpuid_feature, + }, #ifdef CONFIG_ARM64_HW_AFDBM { /* -- 2.26.2