Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp554062ybt; Fri, 26 Jun 2020 06:08:11 -0700 (PDT) X-Google-Smtp-Source: ABdhPJybCr58oDWccDKy+5AzTWTupxI3e1mrp2Bokw+XmqdwD3fspFfI1hryf2EJdKu++y76vNrs X-Received: by 2002:a17:906:7751:: with SMTP id o17mr2616875ejn.111.1593176890924; Fri, 26 Jun 2020 06:08:10 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1593176890; cv=none; d=google.com; s=arc-20160816; b=NES5F6qooDbg1VRPwrCV44mtvKFBaNjqKNGb5MF2bC0ZnTZLYc+4gIWCnJPbyhG+yN XFzBelrpS3XRNZp9LKmojWDXVwyxDtUW9kpQy32se1/yfLKSWlPVt7mz4utOQakhUzEo FLkJMB+Hfb0SVRsG8CMbB4yidmp+aOGZSM9v/c6NQ7WHJ3FgGmP7VqXm6nNjZuGNryCE q/cyoY6vnZk6DgwfdI7swBu+nM++fmxr+M4cjDZdFkakhlL/IK0xSHw1ZH2bQys2YSlH FcbvK0fYHwsaN55tV885eG+Y9/wp6GArxbTDQ0TOGbnhsotpwaDjUF7rXkkqmAWPouG8 bqRQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:dkim-signature; bh=Za+Ylh5N8HdPmLr/nGJA4usFnjOvNREPKpLB5l11orY=; b=rPHF/Yy7r6NH2ZwWS2o4g8n0A14D0xiI6N9+RUQJpybXH8Lk03iuIQ6LjxFuRaT4s2 W5wgijp9u2awdqNIEqwNdnCzgFFOb2w1q80RiSGL8EnAGakK6rFfeTOq1QuBjWARXL+7 MEw8i1LqZ3l02FZiMqzfxL2Yd8ae439DWvM7J0k6BMb7vgAKDD6ZTtEso+XtRTaP9zmC 4lsgiBeTtaYJFCqifdRYjeJxrMEbNQmgPCED8J7Jq8ez5ku1kOdvVw1XuLD6biaqgZyi OXcqEqiPnQbMIB2xqqUKQLSldYesyZVyyisB03vWQhqJu5NlfkOvpxKUPUhVmKlNiiyk 8yfg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b="cp/UhadJ"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id h3si19805571ejo.141.2020.06.26.06.07.48; Fri, 26 Jun 2020 06:08:10 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b="cp/UhadJ"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728388AbgFZNGr (ORCPT + 99 others); Fri, 26 Jun 2020 09:06:47 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:58782 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726013AbgFZNGq (ORCPT ); Fri, 26 Jun 2020 09:06:46 -0400 Received: from mail-ej1-x643.google.com (mail-ej1-x643.google.com [IPv6:2a00:1450:4864:20::643]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id F2AF6C08C5DB; Fri, 26 Jun 2020 06:06:45 -0700 (PDT) Received: by mail-ej1-x643.google.com with SMTP id dp18so9290470ejc.8; Fri, 26 Jun 2020 06:06:45 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=date:from:to:cc:subject:message-id:references:mime-version :content-disposition:in-reply-to:user-agent; bh=Za+Ylh5N8HdPmLr/nGJA4usFnjOvNREPKpLB5l11orY=; b=cp/UhadJFLC0alw6STuGI31zFKJvVrfLoZsH7p6JM54exluUpL0Jhm8wYS6LiQo84X tXs5hMSdLgpy5nHzmvUKKOe88wiPBMgyKaN0AKa/gNI4q3IGoigb950f+mXOQJv2vcIj 1QBNvXVJBPsdxtbKwnGIkqPWqcuOuEMaN4qnbn3YmHBUOF6P4sWP0nmEbf7WUc3CEZmx gFY+8A3bn0sZQ3rYpxPuWYhAMUrjT2vd5TFekzDBe4dwUMt37sPiBWaYnoVdWknujsIk mZxMkU/kZcMqXO+zk6+Q2fm4C937Gw0MhiThvNkLzvKCTVUPTQDFkdTuypeJUoBld8XZ Sc5g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:date:from:to:cc:subject:message-id:references :mime-version:content-disposition:in-reply-to:user-agent; bh=Za+Ylh5N8HdPmLr/nGJA4usFnjOvNREPKpLB5l11orY=; b=clf/mHu478rzYDVaKqkpCjWOujbukUgJaAjpnQva485uiGrjWMcs/vKyxLxhi/nKeC mft9UH+S0bp0wOXYZ1vafadtU5sdJryMgP4ReCAX1wt2ZXGcfj+dlPiJACY1tQ3QR7Jj o3OL7Z5MWGcM6lNJ/GK9lALCJtAJCEvaCN7DKUlhzPvezUdvMu+yEExpnEcta0kxQP4R aAQNAW94ov9QxlhQz9etxNPVWZ+ant1ApOJ5S/6HbRWFmie/7w30E20Sb4amWAIW5Sa6 d5ZIY6/8YNRVvMw95K8rev3HrxRWD0L5BCy5jQvi1FWqEhz8wmBtSwJEIJLs1Sm57g5L nfZQ== X-Gm-Message-State: AOAM530RE5x7tUcBMj4y4GYPNM+kdJuFoWnX1iv8jwbDs22D7EPQ/TFI 7DG2Oqi2VG/+CkrlRu1V1Bw= X-Received: by 2002:a17:906:f6c2:: with SMTP id jo2mr2515645ejb.424.1593176804584; Fri, 26 Jun 2020 06:06:44 -0700 (PDT) Received: from BV030612LT ([188.24.137.55]) by smtp.gmail.com with ESMTPSA id l1sm2918969edi.33.2020.06.26.06.06.42 (version=TLS1_2 cipher=ECDHE-ECDSA-CHACHA20-POLY1305 bits=256/256); Fri, 26 Jun 2020 06:06:43 -0700 (PDT) Date: Fri, 26 Jun 2020 16:06:41 +0300 From: Cristian Ciocaltea To: Manivannan Sadhasivam Cc: Andreas =?iso-8859-1?Q?F=E4rber?= , Linus Walleij , Rob Herring , linux-arm-kernel@lists.infradead.org, linux-gpio@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-actions@lists.infradead.org Subject: Re: [PATCH 1/3] dt-bindings: pinctrl: Add bindings for Actions S500 SoC Message-ID: <20200626130641.GA21994@BV030612LT> References: <2a7610ff9f33cf72d9df6fc4598741fb6d7836e0.1593112402.git.cristian.ciocaltea@gmail.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: User-Agent: Mutt/1.9.4 (2018-02-28) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Fri, Jun 26, 2020 at 12:50:46PM +0530, Manivannan Sadhasivam wrote: > > > On 26 June 2020 1:46:18 AM IST, Cristian Ciocaltea wrote: > >Add pinctrl and gpio bindings for Actions Semi S500 SoC. > > > >Signed-off-by: Cristian Ciocaltea > >--- > > .../pinctrl/actions,s500-pinctrl.yaml | 228 ++++++++++++++++++ > > 1 file changed, 228 insertions(+) > >create mode 100644 > >Documentation/devicetree/bindings/pinctrl/actions,s500-pinctrl.yaml > > > >diff --git > >a/Documentation/devicetree/bindings/pinctrl/actions,s500-pinctrl.yaml > >b/Documentation/devicetree/bindings/pinctrl/actions,s500-pinctrl.yaml > >new file mode 100644 > >index 000000000000..856947c70844 > >--- /dev/null > >+++ > >b/Documentation/devicetree/bindings/pinctrl/actions,s500-pinctrl.yaml > >@@ -0,0 +1,228 @@ > >+# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) > >+%YAML 1.2 > >+--- > >+$id: http://devicetree.org/schemas/pinctrl/actions,s500-pinctrl.yaml# > >+$schema: http://devicetree.org/meta-schemas/core.yaml# > >+ > >+title: Actions Semi S500 SoC pinmux & GPIO controller > >+ > >+maintainers: > >+ - Manivannan Sadhasivam > > Feel free to add yourself as co-maintainer since you are the one contributing S500 support. Ok, thanks! > > >+ > >+description: | > >+ Pinmux & GPIO controller manages pin multiplexing & configuration > >including > >+ GPIO function selection & GPIO attributes configuration. Please > >refer to > >+ pinctrl-bindings.txt in this directory for common binding part and > >usage. > >+ > >+properties: > >+ compatible: > >+ const: actions,s500-pinctrl > >+ > >+ reg: > >+ minItems: 1 > >+ maxItems: 4 > > 4? > > Thanks, > Mani The pinctrl node in the owl-s500 DTS has a more granular specification for the reg property, in order to exclude the unused ranges (i.e. PWM): reg = <0xb01b0000 0x40>, /* GPIO */ <0xb01b0040 0x10>, <0xb01b0060 0x18>, <0xb01b0080 0xc>; The complete node description is available in the related patch: https://lore.kernel.org/lkml/b43c9d1a1ef689403bc17b2474aff20629b58263.1593124368.git.cristian.ciocaltea@gmail.com/ For the sake of simplicity, in the example below I used the contiguous range. However, I've just noticed a copy/paste issue there, the correct range should be <0xb01b0000 0x8c> - will be fixed in the next revision. Thanks for reviewing, Cristi > > >+ > >+ clocks: > >+ maxItems: 1 > >+ > >+ gpio-controller: true > >+ > >+ gpio-ranges: > >+ maxItems: 1 > >+ > >+ '#gpio-cells': > >+ description: > >+ Specifies the pin number and flags, as defined in > >+ include/dt-bindings/gpio/gpio.h > >+ const: 2 > >+ > >+ interrupt-controller: true > >+ > >+ '#interrupt-cells': > >+ description: > >+ Specifies the pin number and flags, as defined in > >+ include/dt-bindings/interrupt-controller/irq.h > >+ const: 2 > >+ > >+ interrupts: > >+ description: > >+ One interrupt per each of the 5 GPIO ports supported by the > >controller, > >+ sorted by port number ascending order. > >+ minItems: 5 > >+ maxItems: 5 > >+ > >+patternProperties: > >+ '^.*$': > >+ if: > >+ type: object > >+ then: > >+ patternProperties: > >+ 'pinmux$': > >+ type: object > >+ description: > >+ Pinctrl node's client devices specify pin muxes using > >subnodes, > >+ which in turn use the standard properties below. > >+ $ref: pinmux-node.yaml# > >+ > >+ properties: > >+ groups: > >+ description: > >+ List of gpio pin groups affected by the functions > >specified in > >+ this subnode. > >+ items: > >+ oneOf: > >+ - enum: [lcd0_d18_mfp, rmii_crs_dv_mfp, > >rmii_txd0_mfp, > >+ rmii_txd1_mfp, rmii_txen_mfp, rmii_rxen_mfp, > >+ rmii_rxd1_mfp, rmii_rxd0_mfp, rmii_ref_clk_mfp, > >+ i2s_d0_mfp, i2s_pcm1_mfp, i2s0_pcm0_mfp, > >i2s1_pcm0_mfp, > >+ i2s_d1_mfp, ks_in2_mfp, ks_in1_mfp, ks_in0_mfp, > >+ ks_in3_mfp, ks_out0_mfp, ks_out1_mfp, > >ks_out2_mfp, > >+ lvds_o_pn_mfp, dsi_dn0_mfp, dsi_dp2_mfp, > >lcd0_d17_mfp, > >+ dsi_dp3_mfp, dsi_dn3_mfp, dsi_dp0_mfp, > >lvds_ee_pn_mfp, > >+ spi0_i2c_pcm_mfp, spi0_i2s_pcm_mfp, > >dsi_dnp1_cp_mfp, > >+ lvds_e_pn_mfp, dsi_dn2_mfp, uart2_rtsb_mfp, > >+ uart2_ctsb_mfp, uart3_rtsb_mfp, uart3_ctsb_mfp, > >+ sd0_d0_mfp, sd0_d1_mfp, sd0_d2_d3_mfp, > >sd1_d0_d3_mfp, > >+ sd0_cmd_mfp, sd0_clk_mfp, sd1_cmd_mfp, > >uart0_rx_mfp, > >+ clko_25m_mfp, csi_cn_cp_mfp, sens0_ckout_mfp, > >+ uart0_tx_mfp, i2c0_mfp, csi_dn_dp_mfp, > >sen0_pclk_mfp, > >+ pcm1_in_mfp, pcm1_clk_mfp, pcm1_sync_mfp, > >pcm1_out_mfp, > >+ dnand_data_wr_mfp, dnand_acle_ce0_mfp, > >nand_ceb2_mfp, > >+ nand_ceb3_mfp] > >+ minItems: 1 > >+ maxItems: 32 > >+ > >+ function: > >+ description: > >+ Specify the alternative function to be configured for > >the > >+ given gpio pin groups. > >+ enum: [nor, eth_rmii, eth_smii, spi0, spi1, spi2, spi3, > >sens0, > >+ sens1, uart0, uart1, uart2, uart3, uart4, uart5, > >uart6, i2s0, > >+ i2s1, pcm1, pcm0, ks, jtag, pwm0, pwm1, pwm2, pwm3, > >pwm4, pwm5, > >+ p0, sd0, sd1, sd2, i2c0, i2c1, i2c3, dsi, lvds, usb30, > >clko_25m, > >+ mipi_csi, nand, spdif, ts, lcd0] > >+ > >+ required: > >+ - groups > >+ - function > >+ > >+ additionalProperties: false > >+ > >+ 'pinconf$': > >+ type: object > >+ description: > >+ Pinctrl node's client devices specify pin configurations > >using > >+ subnodes, which in turn use the standard properties below. > >+ $ref: pincfg-node.yaml# > >+ > >+ properties: > >+ groups: > >+ description: > >+ List of gpio pin groups affected by the drive-strength > >property > >+ specified in this subnode. > >+ items: > >+ oneOf: > >+ - enum: [sirq_drv, rmii_txd01_txen_drv, > >rmii_rxer_drv, > >+ rmii_crs_drv, rmii_rxd10_drv, rmii_ref_clk_drv, > >+ smi_mdc_mdio_drv, i2s_d0_drv, i2s_bclk0_drv, > >i2s3_drv, > >+ i2s13_drv, pcm1_drv, ks_in_drv, ks_out_drv, > >lvds_all_drv, > >+ lcd_dsi_drv, dsi_drv, sd0_d0_d3_drv, > >sd1_d0_d3_drv, > >+ sd0_cmd_drv, sd0_clk_drv, sd1_cmd_drv, > >sd1_clk_drv, > >+ spi0_all_drv, uart0_rx_drv, uart0_tx_drv, > >uart2_all_drv, > >+ i2c0_all_drv, i2c12_all_drv, sens0_pclk_drv, > >+ sens0_ckout_drv, uart3_all_drv] > >+ minItems: 1 > >+ maxItems: 32 > >+ > >+ pins: > >+ description: > >+ List of gpio pins affected by the bias-pull-* and > >+ input-schmitt-* properties specified in this subnode. > >+ items: > >+ oneOf: > >+ - enum: [dnand_dqs, dnand_dqsn, eth_txd0, eth_txd1, > >eth_txen, > >+ eth_rxer, eth_crs_dv, eth_rxd1, eth_rxd0, > >eth_ref_clk, > >+ eth_mdc, eth_mdio, sirq0, sirq1, sirq2, i2s_d0, > >i2s_bclk0, > >+ i2s_lrclk0, i2s_mclk0, i2s_d1, i2s_bclk1, > >i2s_lrclk1, > >+ i2s_mclk1, ks_in0, ks_in1, ks_in2, ks_in3, > >ks_out0, > >+ ks_out1, ks_out2, lvds_oep, lvds_oen, lvds_odp, > >lvds_odn, > >+ lvds_ocp, lvds_ocn, lvds_obp, lvds_obn, > >lvds_oap, > >+ lvds_oan, lvds_eep, lvds_een, lvds_edp, > >lvds_edn, > >+ lvds_ecp, lvds_ecn, lvds_ebp, lvds_ebn, > >lvds_eap, > >+ lvds_ean, lcd0_d18, lcd0_d17, dsi_dp3, dsi_dn3, > >dsi_dp1, > >+ dsi_dn1, dsi_cp, dsi_cn, dsi_dp0, dsi_dn0, > >dsi_dp2, > >+ dsi_dn2, sd0_d0, sd0_d1, sd0_d2, sd0_d3, sd1_d0, > >sd1_d1, > >+ sd1_d2, sd1_d3, sd0_cmd, sd0_clk, sd1_cmd, > >sd1_clk, > >+ spi0_sclk, spi0_ss, spi0_miso, spi0_mosi, > >uart0_rx, > >+ uart0_tx, i2c0_sclk, i2c0_sdata, sensor0_pclk, > >+ sensor0_ckout, dnand_ale, dnand_cle, dnand_ceb0, > >+ dnand_ceb1, dnand_ceb2, dnand_ceb3, uart2_rx, > >uart2_tx, > >+ uart2_rtsb, uart2_ctsb, uart3_rx, uart3_tx, > >uart3_rtsb, > >+ uart3_ctsb, pcm1_in, pcm1_clk, pcm1_sync, > >pcm1_out, > >+ i2c1_sclk, i2c1_sdata, i2c2_sclk, i2c2_sdata, > >csi_dn0, > >+ csi_dp0, csi_dn1, csi_dp1, csi_dn2, csi_dp2, > >csi_dn3, > >+ csi_dp3, csi_cn, csi_cp, dnand_d0, dnand_d1, > >dnand_d2, > >+ dnand_d3, dnand_d4, dnand_d5, dnand_d6, > >dnand_d7, > >+ dnand_rb, dnand_rdb, dnand_rdbn, dnand_wrb, > >porb, > >+ clko_25m, bsel, pkg0, pkg1, pkg2, pkg3] > >+ minItems: 1 > >+ maxItems: 64 > >+ > >+ bias-pull-up: true > >+ bias-pull-down: true > >+ > >+ drive-strength: > >+ description: > >+ Selects the drive strength for the specified pins, in > >mA. > >+ enum: [2, 4, 8, 12] > >+ > >+ input-schmitt-enable: true > >+ input-schmitt-disable: true > >+ > >+ additionalProperties: false > >+ > >+required: > >+ - compatible > >+ - reg > >+ - clocks > >+ - gpio-controller > >+ - gpio-ranges > >+ - '#gpio-cells' > >+ - interrupt-controller > >+ - '#interrupt-cells' > >+ - interrupts > >+ > >+additionalProperties: false > >+ > >+examples: > >+ - | > >+ #include > >+ pinctrl: pinctrl@b01b0000 { > >+ compatible = "actions,s500-pinctrl"; > >+ reg = <0xe01b0000 0x1000>; > >+ clocks = <&cmu 20>; > >+ gpio-controller; > >+ gpio-ranges = <&pinctrl 0 0 132>; > >+ #gpio-cells = <2>; > >+ interrupt-controller; > >+ #interrupt-cells = <2>; > >+ interrupts = , > >+ , > >+ , > >+ , > >+ ; > >+ > >+ i2c0_default: i2c0_default { > >+ pinmux { > >+ groups = "i2c0_mfp"; > >+ function = "i2c0"; > >+ }; > >+ > >+ pinconf { > >+ pins = "i2c0_sclk", "i2c0_sdata"; > >+ bias-pull-up; > >+ }; > >+ }; > >+ }; > >+ > >+... > > -- > Sent from my Android device with K-9 Mail. Please excuse my brevity.