Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp3371604ybt; Tue, 30 Jun 2020 00:42:36 -0700 (PDT) X-Google-Smtp-Source: ABdhPJzrIJlih7HsvljbS3Iz+jKLFZuT46W4ikLUxIi829LBDSGiXxfm/tLPKySySgB7N81G82b2 X-Received: by 2002:a05:6402:1a4b:: with SMTP id bf11mr8154749edb.191.1593502956534; Tue, 30 Jun 2020 00:42:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1593502956; cv=none; d=google.com; s=arc-20160816; b=l29Yxxc39RIbqACKtdiSt+dwCI2qLo8WQpWN2nmBnN4iBqUbhmZ2jKst2BfVCHvW4B lvPaCy7pA5ajEBakqLCIMp/RYfrWQjV3/OMMCqyVV98vIvPxd6+GY77jrIdOaeRAKm0W L2a4qdDuifUH0r9Y71kBrnUO3Azfld6mEXdH+JUTSWafrryYyzrP+u7CPXQWR8frYn1W eDUR3PUO9PZcCL9SqLUPekgT7Jr5eW+l5xkq5ipJdBe6CMXUkE6woudG5++bu6xu4VZM krIuOw3PBtcjBrkYeYgkAHGxWu/SdbKIN9OQTifSBucwfmYqMw13gTBYW4BumK8wR1ne BQzg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:dkim-signature; bh=0E7T7/hC3pMT1apZCUquidu9k+qGD6WVEvdwPrh18dI=; b=ZWIXnzXpXjAg1a/1xSbvrw/dn2p3xyE27Ph3o9ZgOXc7DAp+dB5rnlVCSsNrrTF/y6 4zJVYH+5slrRvhixuUXli5fJHCPv0yZzYA5ryeAUWSxxQxLvdsHzsDkK/RpqyLcVTCCT Kuo7kisVnflqXomUQYfe6ehGqSP1B5AEPstsEmRnTcQolqqQ/7y+aJjIHAi9UCLxJaem lafHGfRTNofj8nRyzuZOKfzIbGRI8PdWduEO8/W8qnq98hGpUXzMwuZauq5x+XUg7XF7 Cp1f15JO9uvcLg8TdK6whjbetgnuvsYDXqVusPmdQRjwFY5plQ1ZurR2NyY9qdfLlDwY VEQQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@brainfault-org.20150623.gappssmtp.com header.s=20150623 header.b="jIF/JUnb"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id d6si1190516eds.492.2020.06.30.00.42.13; Tue, 30 Jun 2020 00:42:36 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@brainfault-org.20150623.gappssmtp.com header.s=20150623 header.b="jIF/JUnb"; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1731134AbgF3HkT (ORCPT + 99 others); Tue, 30 Jun 2020 03:40:19 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:46976 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731033AbgF3HkN (ORCPT ); Tue, 30 Jun 2020 03:40:13 -0400 Received: from mail-wm1-x341.google.com (mail-wm1-x341.google.com [IPv6:2a00:1450:4864:20::341]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id EA919C061755 for ; Tue, 30 Jun 2020 00:40:12 -0700 (PDT) Received: by mail-wm1-x341.google.com with SMTP id f139so18560812wmf.5 for ; Tue, 30 Jun 2020 00:40:12 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=brainfault-org.20150623.gappssmtp.com; s=20150623; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=0E7T7/hC3pMT1apZCUquidu9k+qGD6WVEvdwPrh18dI=; b=jIF/JUnbT8+0lPwj+9VJZ2c5YLoHz/NmnwVgJ2KyI1C4YjwWsikuGbzo0U5lCwZWpf bzTq6rwp4GteEkzXdqACRkszVSyUWay71T3Mg1ZXudev71JJW090FlSnEMT6JegYsO9a Ek3sX6/A1tV2yQ5DMCYHO8uhNehpf1+kGN0vJ4rmVQftK+PVdE1VLzOlIPynDJSNx+3U yXOKCGFcejVenugQ8N5mMKq1eR3U+ZcjKrOe0EKZi0vr7xzUZ6mx8kO4Qgbl4ATdX0/G bLc2UmT6XGmK2YMKfTt0EE3jOaL+LK1nhQS11r0Fjn2v3JXKmyGjXadC/3N4RcTZiB1J 7MWA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=0E7T7/hC3pMT1apZCUquidu9k+qGD6WVEvdwPrh18dI=; b=Od2Y6c3l0kSMpnS+q+JpeXqT07GulL/YZIQu6H4xgy5L2KFe++AvKqTDRqPYcVnqn3 U1Fz4XHVvw5ioD7oLNLaNIcGICRWF1XuRSgVjgiEbT02dI+JoMmYMaAmIWykeXS4NsDa qPk07oXyOEDPZOQm+SkcFVJ1n+ZA2U732jvyCThqd1ne7SL9syGp56s990jg30T+V+D5 KTqpKDj4MBKqmrUyxNc7irDD+mh7iJ2xeTPfQqtNUy7CAVKHDtBMSHTgIKw17aT0s//x J+l8WOVa9Qp7nxTRrSGfytLjtcP8fOqdR7H5fnaqoHVM0I46TycrScBjjpZRtbsVJ+Jy tznw== X-Gm-Message-State: AOAM5328WJ4XBrvIIhqcbg3UgRbXwyesX2Te+lf2MDGU0d63gluoJCly BuGIBolhhsxO44JW1o5v1Ao10UvRZzINvXt7nE+KuA== X-Received: by 2002:a05:600c:2154:: with SMTP id v20mr21917228wml.185.1593502811448; Tue, 30 Jun 2020 00:40:11 -0700 (PDT) MIME-Version: 1.0 References: In-Reply-To: From: Anup Patel Date: Tue, 30 Jun 2020 13:09:59 +0530 Message-ID: Subject: Re: [RFC PATCH 0/6] Support raw event and DT for perf on RISC-V To: Zong Li Cc: Alan Kao , Palmer Dabbelt , Paul Walmsley , linux-riscv , "linux-kernel@vger.kernel.org List" Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Jun 30, 2020 at 12:07 PM Zong Li wrote: > > On Mon, Jun 29, 2020 at 9:23 PM Anup Patel wrote: > > > > On Mon, Jun 29, 2020 at 6:23 PM Zong Li wrote: > > > > > > On Mon, Jun 29, 2020 at 4:28 PM Anup Patel wrote: > > > > > > > > On Mon, Jun 29, 2020 at 11:22 AM Zong Li wrote: > > > > > > > > > > On Mon, Jun 29, 2020 at 12:53 PM Anup Patel wrote: > > > > > > > > > > > > On Mon, Jun 29, 2020 at 8:49 AM Zong Li wrote: > > > > > > > > > > > > > > This patch set adds raw event support on RISC-V. In addition, we > > > > > > > introduce the DT mechanism to make our perf more generic and common. > > > > > > > > > > > > > > Currently, we set the hardware events by writing the mhpmeventN CSRs, it > > > > > > > would raise an illegal instruction exception and trap into m-mode to > > > > > > > emulate event selector CSRs access. It doesn't make sense because we > > > > > > > shouldn't write the m-mode CSRs in s-mode. Ideally, we should set event > > > > > > > selector through standard SBI call or the shadow CSRs of s-mode. We have > > > > > > > prepared a proposal of a new SBI extension, called "PMU SBI extension", > > > > > > > but we also discussing the feasibility of accessing these PMU CSRs on > > > > > > > s-mode at the same time, such as delegation mechanism, so I was > > > > > > > wondering if we could use SBI calls first and make the PMU SBI extension > > > > > > > as legacy when s-mode access mechanism is accepted by Foundation? or > > > > > > > keep the current situation to see what would happen in the future. > > > > > > > > > > > > > > This patch set also introduces the DT mechanism, we don't want to add too > > > > > > > much platform-dependency code in perf like other architectures, so we > > > > > > > put the mapping of generic hardware events to DT, then we can easy to > > > > > > > transfer generic hardware events to vendor's own hardware events without > > > > > > > any platfrom-dependency stuff in our perf. > > > > > > > > > > > > Please re-write this series to have RISC-V PMU driver as a regular > > > > > > platform driver as drivers/perf/riscv_pmu.c. > > > > > > > > > > > > The PMU related sources will have to be removed from arch/riscv. > > > > > > > > > > > > Based on implementation of final drivers/perf/riscv_pmu.c we will > > > > > > come-up with drivers/perf/riscv_sbi_pmu.c driver for SBI perf counters. > > > > > > > > > > > > > > > > There are some different ways to implement perf, and current > > > > > implementation seems to be consensus when perf was introduced at the > > > > > beginning [0][1]. I don't persist to which one, I could change the > > > > > implementation as you mentioned if it is a new consensus one. > > > > > > > > > > [0] https://github.com/riscv/riscv-linux/pull/124#issuecomment-367563910 > > > > > > > > I would not recommend taking the original RISC-V linux fork as reference. > > > > > > > > Rather we should study how things are done on other architectures. > > > > > > > > I really appreciate the attempt to make RISC-V PMU driver depend on DT > > > > but if we are going this route then we should maximize the use of Linux > > > > platform driver framework. In fact, whenever possible we should integrate > > > > RISC-V features as platform drivers under the drivers/ directory. > > > > > > > > > > OK, I would change the implementation to platform driver if there is no > > > other voice. > > > > > > > I thought about SBI PMU counters as well. In future, we can easily > > > > expose SBI PMU counters as RAW events in the same RISC-V PMU > > > > driver. The sbi_probe_extension() can be used in RISC-V PMU driver > > > > to check for SBI PMU counters so no special provisions needed in DT > > > > for SBI PMU counters. > > > > > > > > > > I thought about probing raw events by SBI extension too, I'm interested if you > > > have more detail about this. > > > > > > It seems to me that it is a little bit hard to return all events > > > through one SBI call, > > > so I thought we could map the generic hardware events and maintain their own > > > raw events by each platform in OpenSBI. But eventually, I thought the > > > DT mechanism > > > is more clear and easy than that. Let me know if you have any ideas about > > > probe function. Thanks. > > > > We can design SBI calls such that no SBI call is required to read > > the perf counter. > > > > The sbi_probe_extension() will only be used to check whether > > underlying SBI implementation supports SBI PMU extension. > > > > As-per my initial thoughts, we can potentially have the following SBI calls: > > > > 1. SBI_PMU_NUM_COUNTERS > > This call will return the number of SBI PMU counters > > 2. SBI_PMU_COUNTER_DESCRIBE > > This call takes two parameters: 1) physical address 2) counter index > > It will write the description of SBI PMU counter at specified > > physical address. > > The details of the SBI PMU counter will include name, type, etc > > The main things are that we need to pass the information of raw events > and the information of mapping of generic hardware events. Maybe > this information could be passed by this SBI call. > > > 3. SBI_PMU_COUNTER_START > > This call takes two parameters: 1) physical address 2) counter index > > It will inform SBI implementation to start counting specified counter on the > > calling HART. The counter value will be written to the specified physical > > address whenever it changes. > > I would prefer to read the counter directly on s-mode. Spec already defines the > mechanism to allow that. But this way would still work if we couldn't > read counters > on s-mode. The SBI PMU counters have nothing to do with RISC-V PMU counters because these are counters provided by SBI implementation. All-in-all, we have three types of counters: 1. PMU counters defined by RISC-V privilege spec. These are TIME, INSRET, and CYCLE CSRs. 2. Implementation specific counters accessed via HPMCOUNTER CSRs. 3. SBI PMU counters for traps taken and processed by M-mode runtime firmware. Examples: number of misaligned load/store, number of illegal instructions, number of SBI RFENCE calls, number of SBI IPI calls, etc. The DT based RISC-V PMU platform driver being discussed in this email thread only addresses points 1) and 2) above. For point 3) above, we need to first define SBI PMU extension. Once SBI PMU extension is defined, we can have separate SBI PMU driver in Linux or extend RISC-V PMU driver to register additonal counters based on SBI PMU extension. I never suggested to access RISC-V HPMCOUNTER CSRs via SBI calls so DT based RISC-V PMU platform driver (for 1) and 2) above) is good to have. The SBI PMU extension is a separate topic. > > > 4. SBI_PMU_COUNTER_STOP > > This call takes one parameter: 1) counter index > > It will inform SBI implementation to stop counting specified counters on > > the calling HART. > > > > The above calls are generic enough to support any number of counters > > and we don't need any SBI call to read the counter. We can also assume > > all counters to be of fixed 64bit width. In fact, even Hypervisors can support > > it's own SBI PMU counters with SBI PMU extension. > > > > We still need to think more about the above calls because above SBI > > calls are just initial ideas. > > > > We also need a SBI call to set the event selector to specify which event > is monitored. SBI_PMU_COUNTER_START will do that. > > > Maybe you can refine the above ideas and send a proposal to the > > UnixPlatformSpec mailing list ?? > > > > Ok, let us talk about the details in that. Regards, Anup > > > > Regards, > > Anup > > > > > > > > > Also, the RISC-V PMU driver can be implemented such that it will > > > > work for RV32, RV64, NoMMU RV32, and NoMMU RV64. > > > > > > > > Regards, > > > > Anup > > > > > > > > > [1] https://groups.google.com/a/groups.riscv.org/g/sw-dev/c/f19TmCNP6yA > > > > > > > > > > > Regards, > > > > > > Anup > > > > > > > > > > > > > > > > > > > > Zong Li (6): > > > > > > > dt-bindings: riscv: Add YAML documentation for PMU > > > > > > > riscv: dts: sifive: Add DT support for PMU > > > > > > > riscv: add definition of hpmcounter CSRs > > > > > > > riscv: perf: Add raw event support > > > > > > > riscv: perf: introduce DT mechanism > > > > > > > riscv: remove PMU menu of Kconfig > > > > > > > > > > > > > > .../devicetree/bindings/riscv/pmu.yaml | 59 +++ > > > > > > > arch/riscv/Kconfig | 13 - > > > > > > > arch/riscv/boot/dts/sifive/fu540-c000.dtsi | 13 + > > > > > > > arch/riscv/include/asm/csr.h | 58 +++ > > > > > > > arch/riscv/include/asm/perf_event.h | 100 ++-- > > > > > > > arch/riscv/kernel/Makefile | 2 +- > > > > > > > arch/riscv/kernel/perf_event.c | 471 +++++++++++------- > > > > > > > 7 files changed, 471 insertions(+), 245 deletions(-) > > > > > > > create mode 100644 Documentation/devicetree/bindings/riscv/pmu.yaml > > > > > > > > > > > > > > -- > > > > > > > 2.27.0 > > > > > > >