Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp720243ybt; Wed, 1 Jul 2020 08:28:45 -0700 (PDT) X-Google-Smtp-Source: ABdhPJySkVJBzufLzdjqlngVCI507V2gD5j4MVRPIpfVKDlCOsak4z/zdSW+NFuouh85mHJtGG0w X-Received: by 2002:a05:6402:3113:: with SMTP id dc19mr28647938edb.20.1593617325786; Wed, 01 Jul 2020 08:28:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1593617325; cv=none; d=google.com; s=arc-20160816; b=hHLGnMUvBtYPZC+82RJ6urMeRERLj5UIdFdFF6jPX/fbr2ULp3B4U3NxXJwWhf5yMI kBCZoBb4iY3vKWhwTAd6P1kZChnRS6rJgJXEnIfyRztas32ptVeOdfiyLCPMRce8KzTF qlzsjipwmRVG047MR/inCxrexBDfTSR0w+J1bAE6F/pAUjtixJGLZMm4WLSWkkzZEjgs e0acr4Kt1SOXSz06twoI6xHEhPARGlbNvS/vnsM9f3xVsI+YZ5NYKCR9OC141GmW+KJx XFkpauDnx7El03zREMmr9mNVNDwOE9CNSNgjnMv95Fu3HKNScsKWKD4dp4ztExDnS4WR w7Og== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:ironport-sdr:ironport-sdr; bh=7qyHTxYQk12SDy/OI0K2ndtRSjO3b+YY7Fq5Lq7tBac=; b=JWo7Qwxx0wDY1WqDZAdRBtEq9NMeYSz65M/NnwizcKJyzfpVJ01X2HA8Knqhr7si55 0tNSjpj78KtFYe9d5eWneMnDt0Bv8lECADqDD0/5rjYaGwFm0FUayMyZX+C0GCVJy+6k RRDNkAjq2QZul42E8SCCVEF15mowa50VRQHdV/+mXprLYWZ7xqiXfu3jDQgZyZSCs1vm MqvwXIOnPCAq0CpKD2bBMk8pTab6p0nElyQ5u7CwKJUi2/pshZL15V1Ma8uqYJE+OsWS pNzHEASHLPjF+zYQOiAoTPBqi1g6nXRyDIp+4T7DMSMBrkRkSsEhNnCeZiJLJJqx04qs N4Yg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id c13si4070129edw.351.2020.07.01.08.28.23; Wed, 01 Jul 2020 08:28:45 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732034AbgGAP1b (ORCPT + 99 others); Wed, 1 Jul 2020 11:27:31 -0400 Received: from mga17.intel.com ([192.55.52.151]:54845 "EHLO mga17.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1732020AbgGAP11 (ORCPT ); Wed, 1 Jul 2020 11:27:27 -0400 IronPort-SDR: e+l5XVcHnigrybTT5CrhRLaOvspNfkBo8nJePwZ1hhhaQfB+NgkouXXHF8UNvxEiWV2tYYeF00 43XhSJugr+9Q== X-IronPort-AV: E=McAfee;i="6000,8403,9668"; a="126699720" X-IronPort-AV: E=Sophos;i="5.75,300,1589266800"; d="scan'208";a="126699720" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga002.jf.intel.com ([10.7.209.21]) by fmsmga107.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 01 Jul 2020 08:27:23 -0700 IronPort-SDR: GxdWpZ0Y0N+xwpRynhx+NrXdSsENAkVY3eb84chB8hIF7ZSPq6sX5tk1chxg1x/GIet7ja0GFh ExjsjVwOhy/w== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.75,300,1589266800"; d="scan'208";a="295591650" Received: from jacob-builder.jf.intel.com ([10.7.199.155]) by orsmga002.jf.intel.com with ESMTP; 01 Jul 2020 08:27:22 -0700 From: Jacob Pan To: iommu@lists.linux-foundation.org, LKML , "Lu Baolu" , Joerg Roedel , David Woodhouse Cc: Yi Liu , "Tian, Kevin" , Raj Ashok , Eric Auger , Jacob Pan Subject: [PATCH v3 4/7] iommu/vt-d: Handle non-page aligned address Date: Wed, 1 Jul 2020 08:33:53 -0700 Message-Id: <1593617636-79385-5-git-send-email-jacob.jun.pan@linux.intel.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1593617636-79385-1-git-send-email-jacob.jun.pan@linux.intel.com> References: <1593617636-79385-1-git-send-email-jacob.jun.pan@linux.intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Liu Yi L Address information for device TLB invalidation comes from userspace when device is directly assigned to a guest with vIOMMU support. VT-d requires page aligned address. This patch checks and enforce address to be page aligned, otherwise reserved bits can be set in the invalidation descriptor. Unrecoverable fault will be reported due to non-zero value in the reserved bits. Fixes: 61a06a16e36d8 ("iommu/vt-d: Support flushing more translation cache types") Acked-by: Lu Baolu Signed-off-by: Liu Yi L Signed-off-by: Jacob Pan Signed-off-by: Jacob Pan --- drivers/iommu/intel/dmar.c | 20 ++++++++++++++++++-- 1 file changed, 18 insertions(+), 2 deletions(-) diff --git a/drivers/iommu/intel/dmar.c b/drivers/iommu/intel/dmar.c index d9f973fa1190..3899f3161071 100644 --- a/drivers/iommu/intel/dmar.c +++ b/drivers/iommu/intel/dmar.c @@ -1455,9 +1455,25 @@ void qi_flush_dev_iotlb_pasid(struct intel_iommu *iommu, u16 sid, u16 pfsid, * Max Invs Pending (MIP) is set to 0 for now until we have DIT in * ECAP. */ - desc.qw1 |= addr & ~mask; - if (size_order) + if (addr & ~VTD_PAGE_MASK) + pr_warn_ratelimited("Invalidate non-page aligned address %llx\n", addr); + + /* Take page address */ + desc.qw1 |= QI_DEV_EIOTLB_ADDR(addr); + + if (size_order) { + /* + * Existing 0s in address below size_order may be the least + * significant bit, we must set them to 1s to avoid having + * smaller size than desired. + */ + desc.qw1 |= GENMASK_ULL(size_order + VTD_PAGE_SHIFT, + VTD_PAGE_SHIFT); + /* Clear size_order bit to indicate size */ + desc.qw1 &= ~mask; + /* Set the S bit to indicate flushing more than 1 page */ desc.qw1 |= QI_DEV_EIOTLB_SIZE; + } qi_submit_sync(iommu, &desc, 1, 0); } -- 2.7.4