Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp576598ybt; Mon, 6 Jul 2020 17:06:50 -0700 (PDT) X-Google-Smtp-Source: ABdhPJyC+WUB9XFahBPPl8j8yAUheuieYkha5NLYzpTwyj4mVcdUvrTZ3jfIrCPiEo3rHJ4OlsTZ X-Received: by 2002:a17:906:454d:: with SMTP id s13mr44321807ejq.319.1594080409898; Mon, 06 Jul 2020 17:06:49 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1594080409; cv=none; d=google.com; s=arc-20160816; b=nrEBhW4MLUnvYzVzzxc4c6BMJhFJ57da2sXrVAynUTnV1fYHWtSw81cVmAXuifAklN T903fYB2SBAERMWD/vLCoQDYJfV/kF7NWTd5QbnL9yeIIDuaavSiX32ZRHH5++HOoyLh +EzSRbquPNmyfhpBOS2rGQG8kHk3IlLSmgoLGs9Zb8yqZVcuxQ86NVTqMFHV2/ti+iZ5 s1FiM9lSvpQ0c9QK46BBRZS3XQ7M0Zz+hwcRR5RbiZaoVyzs1dHuKzeMYeBdSivsZVYX vTTIeJ1QxxJABiWQjp341qHMAPAmE23Cp9OOpY1qXnjBs0j4/wwAu+E7OXSBrC5wVOQI DG9A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:ironport-sdr:ironport-sdr; bh=T+Ysm6RhGmSM7jyZ9lLRkwpgh0FvVZS8DA4c8xXZ84g=; b=FaHGZf6U42vBXIxFf075gms6JBB2GsxI4XEjdk82k2a0DW3l9pPyZ/Q0wEl4W6XiiP 6rc0t114+aVbU+LLv95o6Jom27EdJCMjadUj+yX6X6WKlbWqVloZkRDUTrSWK/bVARsA k2nNxnev0V7MVFraXuL65HIubUwFgvZoY4jq8KbOELJ/cITkoApSpHZyoqBVTnT8EOLz wyPsyvXvFNab3wBNXBDItn1tfTSQgmxfip5LNEk8BWkUpk34hlsigK7QRGxThLFF3xyQ 1IKf7ZmmjTES/ccNWactwTrGFIlDc16kD24c0JHd/7RNI/p2zM1qBwMOV4XdRr0njmB0 Wn7Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id m26si13466707ejn.40.2020.07.06.17.06.27; Mon, 06 Jul 2020 17:06:49 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727818AbgGGAGU (ORCPT + 99 others); Mon, 6 Jul 2020 20:06:20 -0400 Received: from mga07.intel.com ([134.134.136.100]:18972 "EHLO mga07.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726961AbgGGAGU (ORCPT ); Mon, 6 Jul 2020 20:06:20 -0400 IronPort-SDR: /yLSR4MNBbWl9mGlh1x9s3mDPZTQp1/r6haq3or1OhGBRYjKvnRX/Kq5eK3x35gZpwcQtgPDVb yY6gwYtTxZcA== X-IronPort-AV: E=McAfee;i="6000,8403,9674"; a="212492294" X-IronPort-AV: E=Sophos;i="5.75,321,1589266800"; d="scan'208";a="212492294" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga005.jf.intel.com ([10.7.209.41]) by orsmga105.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 06 Jul 2020 17:06:17 -0700 IronPort-SDR: fkYAVSxIRBBWJHkxRirdEJhXhbVqjRmHZAvxL6MDyaz2l7ogk1YhS1NXmigm5/LN9IrgVPSajd UvY2RNpt3JCQ== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.75,321,1589266800"; d="scan'208";a="456913822" Received: from jacob-builder.jf.intel.com ([10.7.199.155]) by orsmga005.jf.intel.com with ESMTP; 06 Jul 2020 17:06:17 -0700 From: Jacob Pan To: iommu@lists.linux-foundation.org, LKML , "Lu Baolu" , Joerg Roedel , David Woodhouse Cc: Yi Liu , "Tian, Kevin" , Raj Ashok , Eric Auger , Jacob Pan Subject: [PATCH v4 4/7] iommu/vt-d: Handle non-page aligned address Date: Mon, 6 Jul 2020 17:12:51 -0700 Message-Id: <1594080774-33413-5-git-send-email-jacob.jun.pan@linux.intel.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1594080774-33413-1-git-send-email-jacob.jun.pan@linux.intel.com> References: <1594080774-33413-1-git-send-email-jacob.jun.pan@linux.intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Liu Yi L Address information for device TLB invalidation comes from userspace when device is directly assigned to a guest with vIOMMU support. VT-d requires page aligned address. This patch checks and enforce address to be page aligned, otherwise reserved bits can be set in the invalidation descriptor. Unrecoverable fault will be reported due to non-zero value in the reserved bits. Fixes: 61a06a16e36d8 ("iommu/vt-d: Support flushing more translation cache types") Acked-by: Lu Baolu Signed-off-by: Liu Yi L Signed-off-by: Jacob Pan --- drivers/iommu/intel/dmar.c | 20 ++++++++++++++++++-- 1 file changed, 18 insertions(+), 2 deletions(-) diff --git a/drivers/iommu/intel/dmar.c b/drivers/iommu/intel/dmar.c index d9f973fa1190..b2c53bada905 100644 --- a/drivers/iommu/intel/dmar.c +++ b/drivers/iommu/intel/dmar.c @@ -1455,9 +1455,25 @@ void qi_flush_dev_iotlb_pasid(struct intel_iommu *iommu, u16 sid, u16 pfsid, * Max Invs Pending (MIP) is set to 0 for now until we have DIT in * ECAP. */ - desc.qw1 |= addr & ~mask; - if (size_order) + if (addr & GENMASK_ULL(size_order + VTD_PAGE_SHIFT, 0)) + pr_warn_ratelimited("Invalidate non-aligned address %llx, order %d\n", addr, size_order); + + /* Take page address */ + desc.qw1 = QI_DEV_EIOTLB_ADDR(addr); + + if (size_order) { + /* + * Existing 0s in address below size_order may be the least + * significant bit, we must set them to 1s to avoid having + * smaller size than desired. + */ + desc.qw1 |= GENMASK_ULL(size_order + VTD_PAGE_SHIFT, + VTD_PAGE_SHIFT); + /* Clear size_order bit to indicate size */ + desc.qw1 &= ~mask; + /* Set the S bit to indicate flushing more than 1 page */ desc.qw1 |= QI_DEV_EIOTLB_SIZE; + } qi_submit_sync(iommu, &desc, 1, 0); } -- 2.7.4