Received: by 2002:a05:6902:102b:0:0:0:0 with SMTP id x11csp671346ybt; Mon, 6 Jul 2020 20:03:54 -0700 (PDT) X-Google-Smtp-Source: ABdhPJxBYc3+OJhUYRQ9xdLZqYd2V66xXi8fnL2PKBs5zvydRf5S1D05P+plkXuu4+i60ksPeD++ X-Received: by 2002:a05:6402:1c10:: with SMTP id ck16mr42426119edb.72.1594091033955; Mon, 06 Jul 2020 20:03:53 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1594091033; cv=none; d=google.com; s=arc-20160816; b=pqiAHNe7lsb/vRAjXPwQqj43HaKYKQs6fHGDib7ro86AS72Vdb7iDZ7JI+U4IrJMz0 c0GFaKS00BykpeBkOBZXxO2WFotex8rgdpLWbivaKdO/y6zvleHIUqW7U+kO4k67+e5u DO8BXZZUStdXaUXfiNnRPfo1lw4tpSe+2QSyjZJNFhqs5E65ubTbVEPOgL00jEFMW/Pp wAdzwVemhy98MgOlTY37MIBFBavl5u7HuENer5VEg1QZPJU+AN2aKcMfjEAFNzkREYQ4 8sOH4bYafbRKlKfsYwwF4SRYDZniri0qRmpAvyFzf4BSFmFFt+HkY2XXYfHmr/zM0g1K VpOA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :ironport-sdr:ironport-sdr; bh=azP68oAiXT5Swu/Hyu4OTr5yaQ4WbpqC0YtqC199C1U=; b=pbeMNloEsJC9KucG6B0Hdrl5te3xjqOk0utRfEIA2/cA/dt5BUNxX1DCeVgu0UVgmH kEB3bdgyxZfaxm3zyHauNDLMDkWfq8PsJwn/nk1tLMp/FdZq7dTlDx1AnLoLDDUMUgDH Ld4cWoxX9SsIHZjqkhWoAATJjS4vCMWyj+xrzj7U86QZEU5oQnRAa01KfY/6/XwIH9iI tjjmk9ekug8LkVaF/EqCjzN44onYGCDyVw9BqdzxMybtfQzjTJeiZ324AqxPR8ZBdCs/ fUdh6KWBUG8/qMuqAFJfmeeYUEHI166lq53QNOlsR3MWp84VsW5JfDIFYdA5gBVEtNcn rjnQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id i6si13916876ejj.508.2020.07.06.20.03.31; Mon, 06 Jul 2020 20:03:53 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727945AbgGGDC4 (ORCPT + 99 others); Mon, 6 Jul 2020 23:02:56 -0400 Received: from mga06.intel.com ([134.134.136.31]:23118 "EHLO mga06.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726434AbgGGDCz (ORCPT ); Mon, 6 Jul 2020 23:02:55 -0400 IronPort-SDR: xPrQxbyv9q1qHFOpGVX7fE+zNSyYPwmAx4KnO5m6lC3Am55AQ5LABXrgch0PuXqS4np2dAvAB/ +MBEBQDsnyYg== X-IronPort-AV: E=McAfee;i="6000,8403,9674"; a="209053625" X-IronPort-AV: E=Sophos;i="5.75,321,1589266800"; d="scan'208";a="209053625" X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga001.fm.intel.com ([10.253.24.23]) by orsmga104.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 06 Jul 2020 20:02:53 -0700 IronPort-SDR: ahhZq55J1njhpj8uGickoI67AYk9SyR8SsTU4Nz1QLna0ZNEsLPs6sZL9UOgrMu7Wx+mBICGtU GzN2m2KEpoVA== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.75,321,1589266800"; d="scan'208";a="388368274" Received: from apiccion-mobl1.ger.corp.intel.com (HELO localhost) ([10.249.45.178]) by fmsmga001.fm.intel.com with ESMTP; 06 Jul 2020 20:02:42 -0700 From: Jarkko Sakkinen To: x86@kernel.org, linux-sgx@vger.kernel.org Cc: linux-kernel@vger.kernel.org, Sean Christopherson , Jethro Beekman , Jarkko Sakkinen , akpm@linux-foundation.org, andriy.shevchenko@linux.intel.com, asapek@google.com, bp@alien8.de, cedric.xing@intel.com, chenalexchen@google.com, conradparker@google.com, cyhanish@google.com, dave.hansen@intel.com, haitao.huang@intel.com, josh@joshtriplett.org, kai.huang@intel.com, kai.svahn@intel.com, kmoy@google.com, ludloff@google.com, luto@kernel.org, nhorman@redhat.com, npmccallum@redhat.com, puiterwijk@redhat.com, rientjes@google.com, tglx@linutronix.de, yaozhangx@google.com Subject: [PATCH v34 03/24] x86/mm: x86/sgx: Signal SIGSEGV with PF_SGX Date: Tue, 7 Jul 2020 06:01:43 +0300 Message-Id: <20200707030204.126021-4-jarkko.sakkinen@linux.intel.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20200707030204.126021-1-jarkko.sakkinen@linux.intel.com> References: <20200707030204.126021-1-jarkko.sakkinen@linux.intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Sean Christopherson Include SGX bit to the PF error codes and throw SIGSEGV with PF_SGX when a #PF with SGX set happens. CPU throws a #PF with the SGX set in the event of Enclave Page Cache Map (EPCM) conflict. The EPCM is a CPU-internal table, which describes the properties for a enclave page. Enclaves are measured and signed software entities, which SGX hosts. [1] Although the primary purpose of the EPCM conflict checks is to prevent malicious accesses to an enclave, an illegit access can happen also for legit reasons. All SGX reserved memory, including EPCM is encrypted with a transient key that does not survive from the power transition. Throwing a SIGSEGV allows user space software to react when this happens (e.g. recreate the enclave, which was invalidated). [1] Intel SDM: 36.5.1 Enclave Page Cache Map (EPCM) Acked-by: Jethro Beekman Signed-off-by: Sean Christopherson Signed-off-by: Jarkko Sakkinen --- arch/x86/include/asm/traps.h | 14 ++++++++------ arch/x86/mm/fault.c | 13 +++++++++++++ 2 files changed, 21 insertions(+), 6 deletions(-) diff --git a/arch/x86/include/asm/traps.h b/arch/x86/include/asm/traps.h index 714b1a30e7b0..4446f95ad997 100644 --- a/arch/x86/include/asm/traps.h +++ b/arch/x86/include/asm/traps.h @@ -44,12 +44,13 @@ void __noreturn handle_stack_overflow(const char *message, /* * Page fault error code bits: * - * bit 0 == 0: no page found 1: protection fault - * bit 1 == 0: read access 1: write access - * bit 2 == 0: kernel-mode access 1: user-mode access - * bit 3 == 1: use of reserved bit detected - * bit 4 == 1: fault was an instruction fetch - * bit 5 == 1: protection keys block access + * bit 0 == 0: no page found 1: protection fault + * bit 1 == 0: read access 1: write access + * bit 2 == 0: kernel-mode access 1: user-mode access + * bit 3 == 1: use of reserved bit detected + * bit 4 == 1: fault was an instruction fetch + * bit 5 == 1: protection keys block access + * bit 15 == 1: inside SGX enclave */ enum x86_pf_error_code { X86_PF_PROT = 1 << 0, @@ -58,5 +59,6 @@ enum x86_pf_error_code { X86_PF_RSVD = 1 << 3, X86_PF_INSTR = 1 << 4, X86_PF_PK = 1 << 5, + X86_PF_SGX = 1 << 15, }; #endif /* _ASM_X86_TRAPS_H */ diff --git a/arch/x86/mm/fault.c b/arch/x86/mm/fault.c index 1ead568c0101..1db6fbd7af8e 100644 --- a/arch/x86/mm/fault.c +++ b/arch/x86/mm/fault.c @@ -1055,6 +1055,19 @@ access_error(unsigned long error_code, struct vm_area_struct *vma) if (error_code & X86_PF_PK) return 1; + /* + * Access is blocked by the Enclave Page Cache Map (EPCM), i.e. the + * access is allowed by the PTE but not the EPCM. This usually happens + * when the EPCM is yanked out from under us, e.g. by hardware after a + * suspend/resume cycle. In any case, software, i.e. the kernel, can't + * fix the source of the fault as the EPCM can't be directly modified by + * software. Handle the fault as an access error in order to signal + * userspace so that userspace can rebuild their enclave(s), even though + * userspace may not have actually violated access permissions. + */ + if (unlikely(error_code & X86_PF_SGX)) + return 1; + /* * Make sure to check the VMA so that we do not perform * faults just to hit a X86_PF_PK as soon as we fill in a -- 2.25.1